(→TSMC) |
m (Reverted edits by 31.205.126.173 (talk) to last revision by 81.151.168.192) |
||
(51 intermediate revisions by 22 users not shown) | |||
Line 1: | Line 1: | ||
{{lithography processes}} | {{lithography processes}} | ||
− | The '''10 nanometer (10 nm) lithography process''' is a semiconductor manufacturing [[process node]] serving as [[process shrink|shrink]] from the [[14 nm process]]. The term "10 nm" is simply a commercial name for a generation of a certain size and its technology, as opposed to gate length or half pitch. The 10 nm node is currently being introduced and is set to get replaced by the [[7 nm process]] in 2019. | + | The '''10 nanometer (10 nm) lithography process''' is a [[semiconductor manufacturing]] [[process node]] serving as [[process shrink|shrink]] from the [[14 nm process]]. The term "10 nm" is simply a commercial name for a generation of a certain size and its technology, as opposed to [[gate length]] or [[half pitch]]. The 10 nm node is currently being introduced and is set to get replaced by the [[7 nm process]] in 2018/2019. |
+ | |||
+ | == Overview == | ||
+ | First introduced between 2017-2019, the 10 nm [[process technology]] is characterized by its use of [[FinFET]] transistors with a 30-40s nm [[fin pitches]]. Those nodes typically have a [[gate pitch]] in range of 50-60s nm and a [[minimum metal pitch]] in the range of 30-40s nm. Due to the small feature sizes, for the [[critical dimensions]], [[quad patterning|quad]] and [[triple patterning|triple]] [[multiple patterning|patterning]] were introduced for the first time in [[high-volume manufacturing]]. | ||
== Industry == | == Industry == | ||
At the advanced 10nm process, there are only 3 semiconductor foundries with such manufacturing capabilities: [[Intel]], [[Samsung]], and [[TSMC]]. | At the advanced 10nm process, there are only 3 semiconductor foundries with such manufacturing capabilities: [[Intel]], [[Samsung]], and [[TSMC]]. | ||
− | Due to marketing names, geometries vary greatly between leading | + | Due to marketing names, geometries vary greatly between leading manufacturers. Although both TSMC and Samsung's 10nm processes are slightly denser than Intel's 14nm in raw logic density, they are far closer to Intel's 14nm than they are to Intel's 10nm (e.g., Samsung's metal pitch just 1 nanometer shorter than Intel's 14nm). |
{{10 nm comp | {{10 nm comp | ||
Line 11: | Line 14: | ||
| process 1 fab = [[Intel]] | | process 1 fab = [[Intel]] | ||
| process 1 name = P1274 (CPU) / P1275 (SoC) | | process 1 name = P1274 (CPU) / P1275 (SoC) | ||
− | | process 1 date = | + | | process 1 date = 2018 |
| process 1 lith = 193 nm | | process 1 lith = 193 nm | ||
| process 1 immersion = Yes | | process 1 immersion = Yes | ||
Line 22: | Line 25: | ||
| process 1 fin pitch = 34 nm | | process 1 fin pitch = 34 nm | ||
| process 1 fin pitch Δ = 0.81x | | process 1 fin pitch Δ = 0.81x | ||
− | | process 1 fin width = | + | | process 1 fin width = 7 nm |
− | | process 1 fin width Δ = | + | | process 1 fin width Δ = 0.88x |
| process 1 fin height = 53 nm | | process 1 fin height = 53 nm | ||
| process 1 fin height Δ = 1.26x | | process 1 fin height Δ = 1.26x | ||
Line 53: | Line 56: | ||
| process 2 volt = 0.70 V | | process 2 volt = 0.70 V | ||
| process 2 delta from = [[16 nm]] Δ | | process 2 delta from = [[16 nm]] Δ | ||
− | | process 2 fin pitch = | + | | process 2 fin pitch = 36 nm |
− | | process 2 fin pitch Δ = | + | | process 2 fin pitch Δ = 0.75x |
− | | process 2 fin width = | + | | process 2 fin width = 6 nm |
| process 2 fin width Δ = | | process 2 fin width Δ = | ||
− | | process 2 fin height = | + | | process 2 fin height = 42 nm |
− | | process 2 fin height Δ = | + | | process 2 fin height Δ = 1.35x |
| process 2 gate len = | | process 2 gate len = | ||
| process 2 gate len Δ = | | process 2 gate len Δ = | ||
Line 76: | Line 79: | ||
<!-- Samsung --> | <!-- Samsung --> | ||
| process 3 fab = [[Samsung]] | | process 3 fab = [[Samsung]] | ||
− | | process 3 name = 10LPE<info>1<sup>st</sup> generation; 10 nm Low Power Early</info>, 10LPP<info>2<sup>nd</sup> generation; 10 nm Low Power | + | | process 3 name = 10LPE<info>1<sup>st</sup> generation; 10 nm Low Power Early</info>, 10LPP<info>2<sup>nd</sup> generation; 10 nm Low Power Plus</info>, 10LPU<info>3<sup>rd</sup> generation; 10 nm Low Power Ultimate</info> |
| process 3 date = April 2017 | | process 3 date = April 2017 | ||
| process 3 lith = 193 nm | | process 3 lith = 193 nm | ||
Line 86: | Line 89: | ||
| process 3 volt = 0.75 V | | process 3 volt = 0.75 V | ||
| process 3 delta from = [[14 nm]] Δ | | process 3 delta from = [[14 nm]] Δ | ||
− | | process 3 fin pitch = | + | | process 3 fin pitch = 42 nm |
− | | process 3 fin pitch Δ = | + | | process 3 fin pitch Δ = 0.88x |
| process 3 fin width = | | process 3 fin width = | ||
| process 3 fin width Δ = | | process 3 fin width Δ = | ||
Line 96: | Line 99: | ||
| process 3 cpp = 68 nm | | process 3 cpp = 68 nm | ||
| process 3 cpp Δ = 0.87x | | process 3 cpp Δ = 0.87x | ||
− | | process 3 mmp = | + | | process 3 mmp = 48 nm |
− | | process 3 mmp Δ = 0. | + | | process 3 mmp Δ = 0.75x |
| process 3 sram hp = 0.049 µm² | | process 3 sram hp = 0.049 µm² | ||
| process 3 sram hp Δ = 0.61x | | process 3 sram hp Δ = 0.61x | ||
Line 146: | Line 149: | ||
=== Intel === | === Intel === | ||
{{see also|intel/process|l1=Intel's Process Technology History}} | {{see also|intel/process|l1=Intel's Process Technology History}} | ||
− | Announced during Intel's Technology and Manufacturing Day 2017, Intel's 10 nm process (P1274) is Intel's | + | [[File:intel 10nm fin.png|right|200px]] |
+ | Announced during Intel's Technology and Manufacturing Day 2017, Intel's 10 nm process (P1274) is Intel's first high-volume manufacturing process to employ [[Self-Aligned Quad Patterning]] (SAQP) with production starting in the second half of 2017. Intel detailed {{intel|Hyper-Scaling}}, a marketing term for a suite of techniques used to [[transistor scaling|scale a transistor]], SAQP, a single dummy gate and [[contact over active gate]] (COAG). Intel's initial 10 nm process has up to 60% lower power and 25% better performance than their initial 14 nm but will actually have lower performance than their "14nm++" process. Intel expect their "10nm+" process to surpass that. | ||
+ | |||
+ | Intel's 10nm process is roughly 1.7x the raw logic density of the next densest 10nm process, albeit due to aggressive pattering techniques they also have the most complex process available to date. The process can support multiple threshold voltages, and features 12-metal interconnect layers with the bottom two made of cobalt. This is the first time cobalt is used in a high volume production node. Because of the ever shrinking geometries the wires get smaller each node. | ||
+ | [[File:intel interconnect 10 nm.jpg|left|200px]] | ||
+ | At 10nm the wires become so small that the barrier layer takes up most of the interconnect, resulting in less space for the copper itself. As the cross section of the wire gets smaller the resistance rises exponentially. Cobalt aims to address this issue, it does not diffuse in the surrounding material, so the barrier layer can be reduced. And even though it has a higher resistance than copper in bulk, it has up to two times lower resistance in very small wires. This can be attributed to the larger wires because of the reduced barrier layer and the larger grain size, which reduces the electron scattering. It also has 10x better resistance to electron-migration. | ||
+ | |||
+ | Intel will leverage their initial 10nm process for their {{intel|Cannon Lake|l=arch}}-based microprocessors which are used exclusively for mobile. They will then utilize their second generation, "10nm+" process, for {{intel|Ice Lake|l=arch}}-based processors which will be used for the mainstream and server platform. | ||
− | Intel's | + | ===== Intel 7 Ultra ===== |
+ | [[File:raptor-lake-v-f-curve-improvements.png|thumb|right|New V-F Curve for the Enhanced Intel 7 process.]] | ||
+ | Intel introduced an '''enhanced version of the Intel 7 process''' in late 2022 with the introduction of the company's 13th Generation Core processors based on the {{intel|Raptor Lake|l=arch}} microarchitecture. Nicknamed '''"Intel 7 Ultra"''' internally, the new process is a full PDK update over the one used by Alder Lake, their 3rd generation SuperFin Transistor architecture. Intel says this process brings transistors with significantly better channel mobility. At the very high end of the V-F curve, the company says peak frequency is nearly 1 GHz higher now. The curve itself has been improved, shifting prior-generation frequencies by around 200 MHz at ISO-voltage, or alternatively, reducing the voltage by over 50 mV at ISO-frequency. | ||
+ | * [https://fuse.wikichip.org/news/525/iedm-2017-isscc-2018-intels-10nm-switching-to-cobalt-interconnects/ In-depth analysis for Intel's 10nm process.] | ||
− | + | {{clear}} | |
=== Samsung === | === Samsung === | ||
− | Samsung demonstrated their 128 | + | [[File:ss 14-10nm.png|right|500px]] |
+ | Samsung demonstrated their 128 Megabit [[SRAM]] wafer from their 10nm FinFET process. Samsung, which unlike Intel uses LELELE (litho-etch-litho-etch-litho-etch), ramped up mass production in May of 2017. ChipWorks/TechInsight measured the CPP/MMP which came a little short of the Common Platform Alliance Paper which was presented in 2016, at 68 nm contacted gate pitch, 51 nm metal pitch, dual-depth [[shallow trench isolation]] (STI), and had single dummy gate. | ||
{| class="collapsible collapsed wikitable" | {| class="collapsible collapsed wikitable" | ||
Line 172: | Line 186: | ||
| [[File:samsung 10nm SRAM block.png|400px]] | | [[File:samsung 10nm SRAM block.png|400px]] | ||
|} | |} | ||
+ | |||
+ | Samsung's initial process was 10LPE (10 Low-Power Early) which was replaced by second generation evolved process 10LPP (10 Low-Power Plus). Samsung intends to introduce a third generational enhanced 10nm process called 8LPP (8 Low Power Plus) which will further improve performance and introduce a small density increase through cell enhancements and a narrower metal pitch. 8LPP improvements over 10LPP is similar to their 11LPP improvements over their 14LPP. It's worth noting that Samsung intends 8LPP to be their last non-[[EUV]] node. All subsequent nodes will use EUV. | ||
=== TSMC === | === TSMC === | ||
− | + | TSMC reported a poly pitch of 64 nm with a metal pitch 42 nm. TechInsight measured them at 66 nm and 44 nm respectively. 10FF is the second process to use FinFET, and is the Industry's first use of Quad-Patterning. This allows for a full node shrink, enabling a 2X increase in logic density compared to their 16nm process. The 10FF process will have 15% higher performance while consuming 35% less power. | |
− | TSMC reported a poly pitch of 64 nm with a metal pitch 42 nm. TechInsight measured them at 66 nm and 44 nm respectively. 10FF is the second process to use FinFET, and is the Industry's first use of Quad-Patterning. This allows for a full node shrink, enabling a 2X increase in logic density compared to their 16nm process. | + | {{clear}} |
+ | [[File:10nm tsmc.jpeg|200px]] | ||
== 10 nm Microprocessors== | == 10 nm Microprocessors== | ||
− | + | ||
− | + | {{#ask: [[Category:microprocessor families]] [[process::10 nm]] | |
− | + | <!-- There are currently multiple designers per family, there should be a "main designer" | |
− | + | |?main designer | |
− | + | --> | |
− | + | |format=ul | |
− | + | |offset=0 | |
− | + | |link=all | |
− | + | |headers=show | |
+ | |mainlabel= | ||
+ | |searchlabel=something like this | ||
+ | |columns=3 | ||
+ | }} | ||
+ | |||
{{expand list}} | {{expand list}} | ||
== 10 nm Microarchitectures== | == 10 nm Microarchitectures== | ||
* Intel | * Intel | ||
− | ** {{intel| | + | ** CPU |
− | ** {{intel| | + | *** {{intel|Cannon Lake|l=arch}} |
− | ** {{intel| | + | *** {{intel|Ice Lake (client)|l=arch}} |
+ | *** {{intel|Tiger Lake|l=arch}} | ||
+ | *** {{intel|Alder Lake|l=arch}} | ||
+ | *** {{intel|Ice Lake (server)|l=arch}} | ||
+ | *** {{intel|Sapphire Rapids|l=arch}} | ||
+ | *** {{intel|Tremont|l=arch}} | ||
+ | *** <s>{{intel|Knights Hill|l=arch}}</s> | ||
+ | ** GPU | ||
+ | *** {{intel|Arctic Sound|l=arch}} | ||
+ | *** {{intel|Jupiter Sound|l=arch}} | ||
* Qualcomm | * Qualcomm | ||
** {{qualcomm|Falkor|l=arch}} | ** {{qualcomm|Falkor|l=arch}} | ||
+ | * Samsung | ||
+ | ** {{samsung|Mongoose 2|l=arch}} | ||
+ | ** {{samsung|Mongoose 3|l=arch}} | ||
{{expand list}} | {{expand list}} | ||
== Documents == | == Documents == | ||
* [[:File:10-nm-technology-fact-sheet.pdf|Intel's 10 nm Technology: Delivering the Highest Logic Transistor Density in the Industry Through the Use of Hyper Scaling]] | * [[:File:10-nm-technology-fact-sheet.pdf|Intel's 10 nm Technology: Delivering the Highest Logic Transistor Density in the Industry Through the Use of Hyper Scaling]] | ||
− | * [[:File:Kaizad-Mistry-2017-Manufacturing.pdf|Intel | + | * [[:File:Kaizad-Mistry-2017-Manufacturing.pdf|Intel Technology & Manufacturing Day presentation, 10 nm]] |
− | * [[:File:Mark-Bohr-2017-Moores-Law.pdf|Intel | + | * [[:File:Mark-Bohr-2017-Moores-Law.pdf|Intel Technology & Manufacturing Day presentation, 10 nm / Moore's Law]] |
== References == | == References == | ||
Line 210: | Line 244: | ||
* Song, Taejoong, et al. "A 10 nm FinFET 128 Mb SRAM With Assist Adjustment System for Power, Performance, and Area Optimization." IEEE Journal of Solid-State Circuits (2016). | * Song, Taejoong, et al. "A 10 nm FinFET 128 Mb SRAM With Assist Adjustment System for Power, Performance, and Area Optimization." IEEE Journal of Solid-State Circuits (2016). | ||
* Clinton, Michael, et al. "12.3 A low-power and high-performance 10nm SRAM architecture for mobile applications." Solid-State Circuits Conference (ISSCC), 2017 IEEE International. IEEE, 2017. | * Clinton, Michael, et al. "12.3 A low-power and high-performance 10nm SRAM architecture for mobile applications." Solid-State Circuits Conference (ISSCC), 2017 IEEE International. IEEE, 2017. | ||
− | * Samsung's actual | + | * Samsung's actual transistor size was measured by ChipWorks/TechInsight based on the [[Qualcomm]] {{qualcomm|Snapdragon 835}} which is manufactured on Samsung's 10nm process. |
* [http://www.techinsights.com/technology-intelligence/overview/latest-reports/tsmc-10-nm-process/ TechInsights TSMC 10 nm Process Analysis] | * [http://www.techinsights.com/technology-intelligence/overview/latest-reports/tsmc-10-nm-process/ TechInsights TSMC 10 nm Process Analysis] | ||
− | [[ | + | [[category:lithography]] |
Latest revision as of 05:52, 17 February 2023
The 10 nanometer (10 nm) lithography process is a semiconductor manufacturing process node serving as shrink from the 14 nm process. The term "10 nm" is simply a commercial name for a generation of a certain size and its technology, as opposed to gate length or half pitch. The 10 nm node is currently being introduced and is set to get replaced by the 7 nm process in 2018/2019.
Contents
Overview[edit]
First introduced between 2017-2019, the 10 nm process technology is characterized by its use of FinFET transistors with a 30-40s nm fin pitches. Those nodes typically have a gate pitch in range of 50-60s nm and a minimum metal pitch in the range of 30-40s nm. Due to the small feature sizes, for the critical dimensions, quad and triple patterning were introduced for the first time in high-volume manufacturing.
Industry[edit]
At the advanced 10nm process, there are only 3 semiconductor foundries with such manufacturing capabilities: Intel, Samsung, and TSMC.
Due to marketing names, geometries vary greatly between leading manufacturers. Although both TSMC and Samsung's 10nm processes are slightly denser than Intel's 14nm in raw logic density, they are far closer to Intel's 14nm than they are to Intel's 10nm (e.g., Samsung's metal pitch just 1 nanometer shorter than Intel's 14nm).
Process Name | |
---|---|
1st Production | |
Lithography | Lithography |
Immersion | |
Exposure | |
Wafer | Type |
Size | |
Transistor | Type |
Voltage | |
Fin | Pitch |
Width | |
Height | |
Gate Length (Lg) | |
Contacted Gate Pitch (CPP) | |
Minimum Metal Pitch (MMP) | |
SRAM bitcell | High-Perf (HP) |
High-Density (HD) | |
Low-Voltage (LV) | |
DRAM bitcell | eDRAM |
Intel | TSMC | Samsung | Common Platform Alliance The Common Platform Alliance is a joint collaboration between IBM, Samsung, GlobalFoundries, STMicroelectronics, UMC Paper
| ||||
---|---|---|---|---|---|---|---|
P1274 (CPU) / P1275 (SoC) | 10FF | 10LPE 1st generation; 10 nm Low Power Early , 10LPP2nd generation; 10 nm Low Power Plus , 10LPU3rd generation; 10 nm Low Power Ultimate |
|||||
2018 | June 2017 | April 2017 | |||||
193 nm | 193 nm | 193 nm | 193 nm | ||||
Yes | Yes | Yes | Yes | ||||
SAQP | SAQP | LELELE | SADP | ||||
Bulk | Bulk | Bulk | Bulk/SOI | ||||
300 mm | 300 mm | 300 mm | 300 mm | ||||
FinFET | FinFET | FinFET | FinFET | ||||
0.70 V | 0.70 V | 0.75 V | 0.75 V | ||||
Value | 14 nm Δ | Value | 16 nm Δ | Value | 14 nm Δ | Value | 14 nm Δ |
34 nm | 0.81x | 36 nm | 0.75x | 42 nm | 0.88x | ||
7 nm | 0.88x | 6 nm | |||||
53 nm | 1.26x | 42 nm | 1.35x | ||||
20 nm | 1.00x; | ||||||
54 nm | 0.77x | 66 nm (64 nm*) | 0.73x | 68 nm | 0.87x | 64 nm | 0.80x |
36 nm | 0.69x | 44 nm (42 nm*) | 0.69x | 48 nm | 0.75x | 48 nm | 0.75x |
0.0441 µm² | 0.62x | 0.049 µm² | 0.61x | ||||
0.0312 µm² | 0.62x | 0.042 µm² | 0.57x | 0.040 µm² | 0.63x | 0.053 µm² | 0.65x |
0.0367 µm² | 0.62x | ||||||
* - Value reported from IEEE ISSCC/IEDM/VLSI Conference.
Intel[edit]
- See also: Intel's Process Technology History
Announced during Intel's Technology and Manufacturing Day 2017, Intel's 10 nm process (P1274) is Intel's first high-volume manufacturing process to employ Self-Aligned Quad Patterning (SAQP) with production starting in the second half of 2017. Intel detailed Hyper-Scaling, a marketing term for a suite of techniques used to scale a transistor, SAQP, a single dummy gate and contact over active gate (COAG). Intel's initial 10 nm process has up to 60% lower power and 25% better performance than their initial 14 nm but will actually have lower performance than their "14nm++" process. Intel expect their "10nm+" process to surpass that.
Intel's 10nm process is roughly 1.7x the raw logic density of the next densest 10nm process, albeit due to aggressive pattering techniques they also have the most complex process available to date. The process can support multiple threshold voltages, and features 12-metal interconnect layers with the bottom two made of cobalt. This is the first time cobalt is used in a high volume production node. Because of the ever shrinking geometries the wires get smaller each node.
At 10nm the wires become so small that the barrier layer takes up most of the interconnect, resulting in less space for the copper itself. As the cross section of the wire gets smaller the resistance rises exponentially. Cobalt aims to address this issue, it does not diffuse in the surrounding material, so the barrier layer can be reduced. And even though it has a higher resistance than copper in bulk, it has up to two times lower resistance in very small wires. This can be attributed to the larger wires because of the reduced barrier layer and the larger grain size, which reduces the electron scattering. It also has 10x better resistance to electron-migration.
Intel will leverage their initial 10nm process for their Cannon Lake-based microprocessors which are used exclusively for mobile. They will then utilize their second generation, "10nm+" process, for Ice Lake-based processors which will be used for the mainstream and server platform.
Intel 7 Ultra[edit]
Intel introduced an enhanced version of the Intel 7 process in late 2022 with the introduction of the company's 13th Generation Core processors based on the Raptor Lake microarchitecture. Nicknamed "Intel 7 Ultra" internally, the new process is a full PDK update over the one used by Alder Lake, their 3rd generation SuperFin Transistor architecture. Intel says this process brings transistors with significantly better channel mobility. At the very high end of the V-F curve, the company says peak frequency is nearly 1 GHz higher now. The curve itself has been improved, shifting prior-generation frequencies by around 200 MHz at ISO-voltage, or alternatively, reducing the voltage by over 50 mV at ISO-frequency.
Samsung[edit]
Samsung demonstrated their 128 Megabit SRAM wafer from their 10nm FinFET process. Samsung, which unlike Intel uses LELELE (litho-etch-litho-etch-litho-etch), ramped up mass production in May of 2017. ChipWorks/TechInsight measured the CPP/MMP which came a little short of the Common Platform Alliance Paper which was presented in 2016, at 68 nm contacted gate pitch, 51 nm metal pitch, dual-depth shallow trench isolation (STI), and had single dummy gate.
Samsung 128 Mib SRAM demo 10 nm wafer | |||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
|
Samsung's initial process was 10LPE (10 Low-Power Early) which was replaced by second generation evolved process 10LPP (10 Low-Power Plus). Samsung intends to introduce a third generational enhanced 10nm process called 8LPP (8 Low Power Plus) which will further improve performance and introduce a small density increase through cell enhancements and a narrower metal pitch. 8LPP improvements over 10LPP is similar to their 11LPP improvements over their 14LPP. It's worth noting that Samsung intends 8LPP to be their last non-EUV node. All subsequent nodes will use EUV.
TSMC[edit]
TSMC reported a poly pitch of 64 nm with a metal pitch 42 nm. TechInsight measured them at 66 nm and 44 nm respectively. 10FF is the second process to use FinFET, and is the Industry's first use of Quad-Patterning. This allows for a full node shrink, enabling a 2X increase in logic density compared to their 16nm process. The 10FF process will have 15% higher performance while consuming 35% less power.
10 nm Microprocessors[edit]
This list is incomplete; you can help by expanding it.
10 nm Microarchitectures[edit]
- Intel
- Qualcomm
- Samsung
This list is incomplete; you can help by expanding it.
Documents[edit]
- Intel's 10 nm Technology: Delivering the Highest Logic Transistor Density in the Industry Through the Use of Hyper Scaling
- Intel Technology & Manufacturing Day presentation, 10 nm
- Intel Technology & Manufacturing Day presentation, 10 nm / Moore's Law
References[edit]
- Mark Bohr, Intel. Intel Technology and Manufacturing Day. Mar 28, 2017.
- Samsung uses LELELE based on their press release about their 10nm FinFET Technology on October 17, 2016.
- Seo, K-I., et al. "A 10nm platform technology for low power and high performance application featuring FINFET devices with multi workfunction gate stack on bulk and SOI." VLSI Technology (VLSI-Technology): Digest of Technical Papers, 2014 Symposium on. IEEE, 2014.
- Cho, H-J., et al. "Si FinFET based 10nm technology with multi Vt gate stack for low power and high performance applications." VLSI Technology, 2016 IEEE Symposium on. IEEE, 2016.
- Song, Taejoong, et al. "A 10 nm FinFET 128 Mb SRAM With Assist Adjustment System for Power, Performance, and Area Optimization." IEEE Journal of Solid-State Circuits (2016).
- Clinton, Michael, et al. "12.3 A low-power and high-performance 10nm SRAM architecture for mobile applications." Solid-State Circuits Conference (ISSCC), 2017 IEEE International. IEEE, 2017.
- Samsung's actual transistor size was measured by ChipWorks/TechInsight based on the Qualcomm Snapdragon 835 which is manufactured on Samsung's 10nm process.
- TechInsights TSMC 10 nm Process Analysis