From WikiChip
Difference between revisions of "amd/List of AMD CPU sockets"
< amd

(Desktop/{{abbr|HEDT}}/Workstation Sockets)
(AMD APU)
 
(2 intermediate revisions by 2 users not shown)
Line 411: Line 411:
 
-->
 
-->
  
== AMD CPU Packages ==
+
== [[AMD]] CPU Packages ==
 
<table class="wikitable sortable">
 
<table class="wikitable sortable">
 
<tr><th colspan="8" style="background:#D6D6FF;">AMD CPU Packages</th></tr>
 
<tr><th colspan="8" style="background:#D6D6FF;">AMD CPU Packages</th></tr>
Line 504: Line 504:
 
* {{amd|SP8|Socket SP8|l=package}} (2026)
 
* {{amd|SP8|Socket SP8|l=package}} (2026)
 
|}
 
|}
 +
 +
===AMD APU===
 +
The following table shows features of [[AMD]]'s processors with 3D graphics
 +
<!--, including {{When pagename is
 +
| List of AMD processors with 3D graphics = [[AMD APU|APU]]s.
 +
| AMD APU = APUs (see also: [[List of AMD processors with 3D graphics]]).
 +
| other = [[AMD APU|APU]]s (see also: [[List of AMD processors with 3D graphics]]).}}
 +
{{navbar-table|Features of AMD Processors with 3D Graphics}}
 +
->
 +
{| class="wikitable" style="font-size: 85%; text-align: center"
 +
-->
 +
{| class="wikitable mw-datatable" style="margin:0.5em auto; font-size: 65%; text-align:center; min-width:70em;"
 +
! colspan=3 | Platform
 +
! colspan=14 | High, Standard and Low Power
 +
! colspan=9 | Low and Ultra-Low Power
 +
|-
 +
! colspan=3 | [[Instruction set architecture|ISA]] || [[x86-64]] v1 || colspan=4 | [[x86-64]] v2 || colspan=7 | [[x86-64]] v3 || colspan=2 | [[x86-64]] v4 || [[x86-64]] v1 || colspan=3 | [[x86-64]] v2 || colspan=5 | [[x86-64]] v3
 +
|-
 +
! colspan=3 | Released
 +
! Aug 2011 || Oct 2012 || Jun 2013 || Jan 2014 || 2015 || Jun 2015 || Jun 2016
 +
! Oct 2017 || Jan 2019 || Mar 2020 || Jan 2021 || Jan 2022 || Sep 2022 || Jan 2023
 +
! Jan 2011 || May 2013 || Apr 2014 || May 2015 || Feb 2016 || Apr 2019 || Jul 2020 || Jun 2022 || Nov 2022
 +
|-
 +
! colspan=3 | CPU [[microarchitecture]]
 +
! [[AMD K10]]
 +
! colspan=2 | [[Piledriver]]
 +
! colspan=2 | [[Steamroller]]
 +
! [[Excavator]]
 +
! [[Excavator]]+ <ref>{{cite book |url=https://www.anandtech.com/show/10362/amd-7th-generation-apu-bristol-ridge-stoney-ridge-for-notebooks |title=AMD Announces the 7th Generation APU: Excavator mk2 in Bristol Ridge and Stoney Ridge for Notebooks |date=31 May 2016 |access-date=3 January 2020}}</ref>
 +
! [[Zen]]
 +
! [[Zen+]]
 +
! [[Zen 2]]
 +
! [[Zen 3]]
 +
! [[Zen 3+]]
 +
! colspan=2 | [[Zen 4]]
 +
! [[Bobcat]]
 +
! [[Jaguar]]
 +
! [[Puma]]
 +
! [[Puma]]+ <ref>{{cite book |url=https://www.amd.com/en-us/press-releases/Pages/amd-mobile-carrizo-2014nov20.aspx |title=AMD Mobile "Carrizo" Family of APUs Designed to Deliver Significant Leap in Performance, Energy Efficiency in 2015 |date=20 November 2014 |access-date=16 February 2015}}</ref>
 +
! [[Excavator]]+
 +
! colspan=2 | [[Zen]]
 +
! [[Zen+]]
 +
! [[Zen 2]]+
 +
|-style="border-top:0.2em solid grey"
 +
! rowspan=5 | [[:Template:AMD CPU sockets|Socket]]
 +
! colspan=2 | Mobile
 +
! {{amd|Socket FS1|l=package}}
 +
! colspan=2 | {{amd|Socket FS1|l=package}} (r2) <br>{{amd|FP2|Package FP2|l=package}}
 +
! colspan=2 | {{amd|FP3|Package FP3|l=package}}
 +
! colspan=2 | {{amd|FP4|Package FP4|l=package}}
 +
! colspan=2 | {{amd|FP5|Package FP5|l=package}}
 +
! colspan=2 | {{amd|FP6|Package FP6|l=package}}
 +
! {{amd|FP7|Package FP7|l=package}}
 +
! {{amd|FL1|Package FL1|l=package}}
 +
! {{amd|FP7|Package FP7|l=package}} (r2) <br>{{amd|FP8|Package FP8|l=package}}
 +
! {{amd|FT1|Package FT1|l=package}}
 +
! {{amd|FT3|Package FT3|l=package}}
 +
! colspan=2 | {{amd|FT3b|Package FT3b|l=package}}
 +
! {{amd|FP4|Package FP4|l=package}}
 +
! {{amd|FP5|Package FP5|l=package}}
 +
! {{amd|FT5|Package FT5|l=package}}
 +
! {{amd|FP5|Package FP5|l=package}}
 +
! {{amd|FT6|Package FT6|l=package}}
 +
|-
 +
! rowspan=4 | Desktop
 +
! | Performance
 +
| colspan=12 | n/a
 +
! rowspan=2 | {{amd|Socket AM5|l=package}}
 +
| n/a
 +
| rowspan=3 colspan=9 | n/a
 +
|-
 +
! | Mainstream
 +
| colspan=5 | n/a
 +
! colspan=6 | {{amd|Socket AM4|l=package}}
 +
| n/a
 +
| n/a
 +
|-
 +
! | Entry
 +
! {{amd|Socket FM1|l=package}}
 +
! colspan=2 | {{amd|Socket FM2|l=package}}
 +
! colspan=2 | {{amd|Socket FM2+|l=package}}
 +
! {{amd|Socket FM2+|l=package}},<!--{{efn|For FM2+ Excavator models: A8-7680, A6-7480 & Athlon X4 845|name=|group=}}--> {{amd|Socket AM4|l=package}}
 +
! colspan=5 | {{amd|Socket AM4|l=package}}
 +
| colspan=3 | n/a
 +
|-
 +
! | Basic
 +
| colspan=14 | n/a
 +
| n/a
 +
! {{amd|Socket AM1|l=package}}
 +
| colspan=3 | n/a
 +
! {{amd|FP5|Package FP5|l=package}}
 +
| colspan=3 | n/a
 +
|-
 +
! rowspan=11 | Codename
 +
! rowspan=4 | Mobile
 +
! | Performance
 +
! colspan=9 |
 +
! [[Renoir]]
 +
! [[Cezanne]]
 +
! rowspan=2 | [[Rembrandt]]
 +
! rowspan=2 | [[Dragon Range]]
 +
!
 +
! rowspan=2 colspan=9 |
 +
|-
 +
! | Mainstream
 +
! rowspan=2 | Llano
 +
! rowspan=2 | Trinity
 +
! rowspan=2 | Richland
 +
! rowspan=2 | Kaveri
 +
! rowspan=2 |
 +
! rowspan=2 | Carrizo
 +
! rowspan=2 | Bristol Ridge
 +
! rowspan=2 | [[Raven Ridge]]
 +
! [[Picasso]]
 +
! [[Renoir]]<hr>[[Lucienne]]
 +
! [[Cezanne]]<hr>[[Barceló]]
 +
! [[Phoenix]]
 +
|-
 +
! | Entry
 +
! colspan=6 |
 +
! colspan=5 |
 +
! rowspan=2 | [[Dalí]]
 +
! colspan=2 |
 +
! rowspan=2 | [[Mendocino]]
 +
|-
 +
! | Basic
 +
! colspan=14 |
 +
! Desna, <br>Ontario, <br>Zacate
 +
! Kabini, <br>Temash
 +
! Beema, <br>Mullins
 +
! Carrizo-L
 +
! Stoney Ridge
 +
! [[Pollock]]
 +
!
 +
|-
 +
! rowspan=4 | Desktop
 +
! | Performance
 +
! colspan=12 |
 +
! rowspan=2 | [[Raphael]]
 +
! rowspan="3" | [[Phoenix]]
 +
! colspan=9 rowspan=3 |
 +
|-
 +
! | Mainstream
 +
! rowspan=2 | Llano
 +
! rowspan=2 | Trinity
 +
! rowspan=2 | Richland
 +
! rowspan=2 | Kaveri
 +
! rowspan=2 | Kaveri Refresh <!--(Godavari)-->
 +
! rowspan=2 | Carrizo
 +
! rowspan=2 | Bristol Ridge
 +
! rowspan=2 | [[Raven Ridge]]
 +
! rowspan=2 | [[Picasso]]
 +
! rowspan=2 | [[Renoir]]
 +
! rowspan=2 | [[Cezanne]]
 +
!
 +
|-
 +
! | Entry
 +
! colspan="2" |
 +
|-
 +
! | Basic
 +
! colspan=14 |
 +
!
 +
! Kabini
 +
! colspan=3 |
 +
! [[Dalí]]
 +
! colspan=3 |
 +
|-
 +
! rowspan=2 | Server
 +
! | Basic
 +
! colspan=5 |
 +
! Toronto
 +
! colspan=8 |
 +
! colspan=9 |
 +
|-
 +
! | Micro
 +
! colspan=14 |
 +
!
 +
! Kyoto
 +
! colspan=7 |
 +
|-
 +
! colspan=2 | Embedded
 +
!
 +
! Trinity
 +
!
 +
! Bald Eagle
 +
!
 +
! Merlin Falcon,<br>Brown Falcon
 +
!
 +
! [[Great Horned Owl]]
 +
!
 +
! [[Grey Hawk]]
 +
! colspan=4 |
 +
! Ontario, <br>Zacate
 +
! Kabini
 +
! Steppe Eagle, <br>Crowned Eagle <!--, <br>LX-Family-->
 +
!
 +
! Prairie <br>Falcon
 +
! Banded <br>Kestrel
 +
!
 +
! [[River Hawk]]
 +
!
 +
|-
 +
! colspan=3 | [[PCI Express|PCIe]] version
 +
| colspan=3 | 2.0
 +
| colspan=8 | 3.0
 +
| 4.0
 +
| 5.0
 +
| 4.0
 +
| colspan=4 | 2.0
 +
| colspan=5 | 3.0
 +
|-
 +
! colspan=3 | [[Compute Express Link|CXL]]
 +
| colspan=14 | n/a
 +
| colspan=9 | n/a
 +
|-style="border-top:0.2em solid grey"
 +
! colspan=3 | [[Semiconductor device fabrication|Fab]] (nm)
 +
| colspan=3 | [[GlobalFoundries|GF]] [[32 nm process|32SHP]]<br>([[HKMG]] [[Silicon on insulator|SOI]])
 +
| colspan=4 | GF [[32 nm process|28SHP]]<br>(HKMG bulk)
 +
| GF [[14 nm process|14LPP]]<br>([[FinFET]] bulk)
 +
| GF [[14 nm process|12LP]]<br>(FinFET bulk)
 +
| colspan=2 | [[TSMC]] [[7 nm process|N7]]<br>(FinFET bulk)
 +
| [[TSMC]] [[7 nm process|N6]]<br> (FinFET bulk)
 +
| [[TSMC]] CCD: [[5 nm process|N5]]<!--<br> (FinFET bulk)--> <br>cIOD: [[7 nm process|N6]]<!--<br>(FinFET bulk)-->
 +
| [[TSMC]] [[5 nm process|4nm]]<br> (FinFET bulk)
 +
| [[TSMC]] [[45 nm process|N40]]<br>(bulk)
 +
| [[TSMC]] [[32 nm process|N28]]<br>(HKMG bulk)
 +
| colspan=3 | GF 28SHP<br>(HKMG bulk)
 +
| colspan=2 | GF [[14 nm process|14LPP]]<br>([[FinFET]] bulk)
 +
| GF [[14 nm process|12LP]]<br>(FinFET bulk)
 +
| [[TSMC]] [[7 nm process|N6]]<br> (FinFET bulk)
 +
|-
 +
! colspan=3 | Die area (mm<sup>2</sup>)
 +
| 228 || colspan=2 | 246 || colspan=2 | 245 || 245 || 250 || colspan=2 | 210 <ref>{{cite book |title=The Mobile CPU Comparison Guide Rev. 13.0 Page 5 : AMD Mobile CPU Full List |url=https://www.techarp.com/guides/mobile-cpu-comparison-guide/5/ |access-date=13 December 2017 |publisher=TechARP.com}}</ref> || 156
 +
| 180 || 210 || CCD: (2x) 70<br>cIOD: 122
 +
| 178|| 75 (+ 28 [[Fusion controller hubs|FCH]]) || colspan=2 | 107 || - || 125 || 149 || || || ~100
 +
|-
 +
! colspan=3 | Min [[Thermal Design Power|TDP]] (W)
 +
| 35 || colspan=4 | 17 || colspan=4 | 12 || colspan=2 | 10 || 15 || 65 || 35 || 4.5 || 4 || 3.95 || 10 || colspan=3 | 6 || 12 || 8
 +
|-
 +
! colspan=3 | Max APU [[Thermal Design Power|TDP]] (W)
 +
| colspan=3 | 100 || colspan=2 | 95 || colspan=6 | 65 || 45 || 170 || 54 || 18 || colspan=5 | 25 || 6 || 54 || 15
 +
|-
 +
! colspan=3 | Max stock APU base clock (GHz)
 +
| 3 || 3.8 || 4.1 || colspan=2 | 4.1 || 3.7 || 3.8 || 3.6 || 3.7 || 3.8 || 4.0 || 3.3 || 4.7 || 4.3 || 1.75 || 2.2 || 2 || 2.2 || 3.2 || 2.6 || 1.2 || 3.35 || 2.8
 +
|-
 +
! colspan=3 | Max APUs per node <!--{{efn|name=nodedef|A PC would be one node.}}-->
 +
| colspan=14 | 1 || colspan=9 | 1
 +
|-
 +
! colspan=3 | Max core dies per CPU
 +
| colspan=12 | 1 || 2 || 1 || colspan=9 | 1
 +
|-
 +
! colspan=3 | Max CCX per core die
 +
| colspan=9 | 1 || 2 || colspan=4 | 1 || colspan=9 | 1
 +
|-
 +
! colspan=3 | Max cores per CCX
 +
| colspan=10 | 4 || colspan=4 | 8 || 2 || colspan=3 | 4 || colspan=3 | 2 || colspan=2 | 4
 +
|-
 +
! colspan=3 | Max CPU <!--{{efn|name=apudef|An APU combines a CPU and a GPU. Both have cores.}}--> cores per APU
 +
| colspan=9 | 4 || colspan=3 | 8 || 16 || 8 || 2 || colspan=3 | 4 || colspan=3 | 2 || colspan=2 | 4
 +
|-
 +
! colspan=3 | Max threads per CPU core
 +
| colspan=7 | 1 || colspan=7 | 2 || colspan=5 | 1 || colspan=4 | 2
 +
|-
 +
! colspan=3 | Integer pipeline structure
 +
| 3+3 || colspan=6 | 2+2 || colspan=2 | 4+2 || 4+2+1 || colspan=4 | 1+3+3+1+2 || colspan=4 | 1+1+1+1 || 2+2 || colspan=3 | 4+2 || 4+2+1
 +
|- <!--
 +
| colspan=3 | i386, i486, i586, CMOV, NOPL, i686, [[Physical_Address_Extension|PAE]], [[NX bit]], CMPXCHG16B, [[AMD-V]], [[Second_Level_Address_Translation#RVI|RVI]], [[Bit_Manipulation_Instruction_Sets#ABM_(Advanced_Bit_Manipulation)|ABM]], and 64-bit LAHF/SAHF || colspan=14 {{ya}}
 +
| colspan=9 {{ya}}
 +
|-
 +
| {{rh}} colspan=3 | [[IOMMU]]{{efn|name=iommubios|Requires firmware support.}} || rowspan=2 {{n/a}} || colspan=13 | v2 || colspan=2 | v1 || colspan=7 | v2
 +
|-
 +
| {{rh}} colspan=3 | [[Bit_Manipulation_Instruction_Sets#BMI1_(Bit_Manipulation_Instruction_Set_1)|BMI1]], [[AES_instruction_set|AES-NI]], [[CLMUL]], and [[F16C]]
 +
| colspan=13 {{ya}} || rowspan=2 {{n/a}} || colspan=9 rowspan=2 {{ya}}
 +
|-
 +
| {{rh}} colspan=3 | MOVBE || colspan=5 rowspan=2 {{n/a}} || rowspan=2 colspan=9 {{ya}}
 +
|-
 +
| {{rh}} colspan=3 | [[X86_virtualization#Interrupt_virtualization_(AMD_AVIC_and_Intel_APICv)|AVIC]], [[Bit_Manipulation_Instruction_Sets#BMI2_(Bit_Manipulation_Instruction_Set_2))|BMI2]], [[RDRAND]], and MWAITX/MONITORX
 +
| colspan=4 {{n/a}} || colspan=5 {{ya}}
 +
|-
 +
| {{rh}} colspan=3 | [[AMD SME|SME]]{{efn|name=firmware|Requires firmware support.}}, [[TSME]]{{efn|name=firmware|Requires firmware support.}}, [[Intel_ADX|ADX]], [[Intel_SHA_extensions|SHA]], [[RDSEED]], [[Supervisor_Mode_Access_Prevention|SMAP]], [[Control_register#SMEP|SMEP]], XSAVEC, XSAVES, XRSTORS, CLFLUSHOPT, CLZERO, and PTE Coalescing || colspan=7 {{n/a}} || colspan=7 {{ya}}
 +
| colspan=5 {{n/a}} || colspan=4 {{ya}}
 +
|-
 +
| {{rh}} colspan=3 | [[Second_Level_Address_Translation#Mode_Based_Execution_Control|GMET]], WBNOINVD, CLWB, QOS, PQE-BW, RDPID, RDPRU, and MCOMMIT || colspan=9 {{n/a}} || colspan=5 {{ya}}
 +
| colspan=8 {{n/a}} || {{ya}}
 +
|-
 +
| {{rh}} colspan=3 | [[Memory_protection#Protection_keys|MPK]], {{nowrap|[[VAES]]}} || colspan=10 {{n/a}} || colspan=4 {{ya}}
 +
| colspan=9 {{n/a}}
 +
|-
 +
| {{rh}} colspan=3 | [[Software Guard Extensions|SGX]] || colspan=14 {{n/a}} || colspan=9 {{n/a}}
 +
|-style="border-top:0.2em solid grey"
 +
| {{rh}} colspan=3 | [[Floating-point unit|FPUs]] per [[Multi-core processor|core]] || 1 || colspan=6 | 0.5 || colspan=7 | 1 || colspan=4 | 1 || 0.5 || colspan=4 | 1
 +
|-
 +
| {{rh}} colspan=3 | Pipes per FPU || colspan=14 | 2 || colspan=9 | 2
 +
|-
 +
| {{rh}} colspan=3 | FPU pipe width || colspan=9 | 128-bit || colspan=5 | 256-bit || 80-bit || colspan=7 | 128-bit || 256-bit
 +
|-
 +
| {{rh}} colspan=3 | CPU [[instruction set]] [[Single instruction, multiple data|SIMD]] level || [[SSE4a]]{{efn|name="sse4a"|No SSE4. No SSSE3.}} || colspan=4 | [[Advanced Vector Extensions|AVX]]
 +
| colspan=7 | [[Advanced Vector Extensions#Advanced_Vector_Extensions_2|AVX2]] || colspan=2 | [[AVX-512]] || [[SSSE3]] || colspan=3 | [[Advanced Vector Extensions|AVX]] || colspan=5 | [[Advanced Vector Extensions#Advanced_Vector_Extensions_2|AVX2]]
 +
|-
 +
| {{rh}} colspan=3 | [[3DNow!]] || [[3DNow!#3DNow_extensions|3DNow!+]] || colspan=13 {{n/a}}
 +
| colspan=9 {{n/a}}
 +
|-
 +
| {{rh}} colspan=3 | [[PREFETCHW|PREFETCH/PREFETCHW]] || colspan=14 {{ya}}
 +
| colspan=9 {{ya}}
 +
|-
 +
| {{rh}} colspan=3 | [[GFNI]] || colspan=12 {{n/a}} || colspan=2 {{ya}}
 +
| rowspan=2 colspan=9 {{n/a}}
 +
|-
 +
| {{rh}} colspan=3 | [[Advanced Matrix Extensions|AMX]] || colspan=14 {{n/a}}
 +
|-
 +
| {{rh}} colspan=3 | [[FMA4]], LWP, [[Bit_Manipulation_Instruction_Sets#TBM|TBM]], and [[XOP_instruction_set|XOP]] || rowspan=2 {{n/a}} || colspan=6 {{ya}} || colspan=7 {{n/a}}
 +
| rowspan=2 colspan=4 {{n/a}} || {{ya}} || colspan=4 {{n/a}}
 +
|-
 +
| {{rh}} colspan=3 | [[FMA3]] || colspan=13 {{ya}}
 +
| colspan=5 {{ya}}
 +
|-style="border-top:0.2em solid grey"
 +
| {{rh}} colspan=3 | [[AMD XDNA]] || colspan=13 {{n/a}} || {{ya}}
 +
| colspan=9 {{n/a}}
 +
|-style="border-top:0.2em solid grey"
 +
| {{rh}} colspan=3 | [[L1 cache|L1]] data cache per core (KiB) || 64 || colspan=4 | 16 || colspan=9 | 32 || colspan=9 | 32
 +
|-
 +
| {{rh}} colspan=3 | L1 data cache [[Cache placement policies#Set-associative_cache|associativity]] (ways) || 2 || colspan=4 | 4 || colspan=9 | 8 || colspan=9 | 8
 +
|-
 +
| {{rh}} colspan=3 | L1 instruction caches per [[Multi-core processor|core]] || 1 || colspan=6 | 0.5 || colspan=7 | 1
 +
| colspan=4 | 1 || 0.5 || colspan=4 | 1
 +
|-
 +
| {{rh}} colspan=3 | Max APU total L1 instruction cache (KiB) || 256 || colspan=2 | 128 || colspan=4 | 192 || colspan=5 | 256 || 512 || 256
 +
| colspan="2" | 64|| colspan="2" | 128
 +
|96
 +
|colspan=4| 128
 +
|-
 +
| {{rh}} colspan=3 | L1 instruction cache [[Cache placement policies#Set-associative_cache|associativity]] (ways) || colspan=3 | 2 || colspan=4 | 3 || colspan=2 | 4 || colspan=5 | 8
 +
| colspan="4" | 2
 +
| 3
 +
| colspan=3 | 4
 +
| 8
 +
|-style="border-top:0.2em solid grey"
 +
| {{rh}} colspan=3 | [[L2 cache]]s per [[Multi-core processor|core]] || 1 || colspan=6 | 0.5 || colspan=7 | 1 || colspan=4 | 1 || 0.5 || colspan=4 | 1
 +
|-
 +
| {{rh}} colspan=3 | Max APU total L2 cache (MiB) || colspan=5 | 4 || colspan=4 | 2 || colspan=3 | 4 || 16 || || 1 || colspan=3 | 2 || colspan=3 | 1 || colspan=2 | 2
 +
|-
 +
| {{rh}} colspan=3 | L2 cache [[Cache placement policies#Set-associative_cache|associativity]] (ways) || colspan=7 | 16 || colspan=7 | 8 || colspan=5 | 16 || colspan=4 | 8
 +
|-style="border-top:0.2em solid grey"
 +
| {{rh}} colspan=3 | Max on-die [[L3 cache]] per CCX (MiB) || colspan=7 rowspan=8 {{n/a}} || colspan=3 | 4 || colspan=2 | 16 || 32 || || colspan=6 rowspan=8 {{n/a}} || colspan=4 | 4
 +
|-
 +
| {{rh}} colspan="3" | Max 3D V-Cache per CCD (MiB) || colspan=5 {{n/a}} || 64 || {{n/a}} || colspan=4 {{n/a}}
 +
|-
 +
| {{rh}} colspan=3 | Max total in-CCD [[L3 cache]] per APU (MiB) || colspan=2 | 4 || 8 || colspan=2 | 16 || 64 || || colspan=4 | 4
 +
|-
 +
| {{rh}} colspan="3" | Max. total 3D V-Cache per APU (MiB) || colspan=5 {{n/a}} || 64 || {{n/a}} || colspan=4 {{n/a}}
 +
|-
 +
| {{rh}} colspan="3" | Max. board [[L3 cache]] per APU (MiB) || colspan=7 {{n/a}} || colspan=4 {{n/a}}
 +
|-
 +
| {{rh}} colspan=3 | Max total [[L3 cache]] per APU (MiB) || colspan=2 | 4 || 8 || colspan=2 | 16 || 128 || || colspan=4 | 4
 +
|-
 +
| {{rh}} colspan=3 | APU L3 cache [[Cache placement policies#Set-associative_cache|associativity]] (ways) || colspan=7 | 16 || colspan=4 | 16
 +
|-
 +
| {{rh}} colspan=3 | L3 cache scheme || colspan=7 | [[Victim cache|Victim]] || colspan=4 | [[Victim cache|Victim]]
 +
|-style="border-top:0.2em solid grey"
 +
| {{rh}} colspan="3" | Max. [[L4 cache]] || colspan="14" {{n/a}} || colspan=9 | n/a -->
 +
|-style="border-top:0.2em solid grey"
 +
! colspan=3 | Max stock DRAM support
 +
| colspan=2 | DDR3-1866 || colspan=3 | DDR3-2133 || DDR3-2133, DDR4-2400 || DDR4-2400 || colspan=2 | DDR4-2933 || colspan=2 | DDR4-3200, LPDDR4-4266 || DDR5-4800, LPDDR5-6400 || DDR5-5200 || DDR5-5600, LPDDR5x-7500 || DDR3L-1333 || DDR3L-1600 || colspan=2 | DDR3L-1866 || DDR3-1866, DDR4-2400 || DDR4-2400 || DDR4-1600 || DDR4-3200 || LPDDR5-5500
 +
|-
 +
! colspan=3 | Max DRAM channels per APU
 +
| colspan=14 | 2 || colspan=5 | 1 || 2 || 1 || colspan=2 | 2
 +
|-
 +
! colspan=3 | Max stock DRAM bandwidth <br>(GB/s) per APU
 +
| colspan=2 | 29.866 || colspan=3 | 34.132 || colspan=2 | 38.400 || colspan=2 | 46.932 || colspan=2 | 68.256 || 102.400 || 83.200 || 120.000
 +
| 10.666 || 12.800 || colspan=2 | 14.933 || 19.200 || 38.400 || 12.800 || 51.200 || 88.000
 +
|-style="border-top:0.2em solid grey"
 +
! colspan=3 | GPU [[microarchitecture]]
 +
| TeraScale 2 (VLIW5) || colspan=2 | TeraScale 3 (VLIW4) || colspan=2 | GCN 2nd gen || colspan=2 | GCN 3rd gen || colspan=4 | GCN 5th gen <ref name="Vega codenames">{{cite book  |url=http://videocardz.com/62250/amd-vega10-and-vega11-gpus-spotted-in-opencl-driver/ |title=AMD VEGA10 and VEGA11 GPUs spotted in OpenCL driver |publisher=VideoCardz.com |access-date=6 June 2017}}</ref> || colspan=2 | RDNA 2 || RDNA 3 || TeraScale 2 (VLIW5) || colspan=3 | GCN 2nd gen || GCN 3rd gen <ref name="Vega codenames" /> || colspan=3 | GCN 5th gen || RDNA 2
 +
|- <!--
 +
| colspan=3 | GPU [[instruction set]] || colspan=3 | [[TeraScale (microarchitecture)|TeraScale]] instruction set || colspan=8 | [[Graphics Core Next#Instruction set|GCN instruction set]] || colspan=3 | [[RDNA (microarchitecture)#Instruction set|RDNA instruction set]] || [[TeraScale (microarchitecture)|TeraScale]] instruction set || colspan=7 | [[Graphics Core Next#Instruction set|GCN instruction set]] || [[RDNA (microarchitecture)#Instruction set|RDNA instruction set]]
 +
|-
 +
| {{rh}} colspan=3 | Max stock GPU base clock (MHz) || 600 || 800 || 844 || colspan=2 | 866 || colspan=2 | 1108 || 1250 || 1400 || colspan=2 | 2100 || 2400 || 400 ||
 +
| 538 || 600 || {{dunno}} || 847 || 900 || 1200 || 600 || 1300 || 1900
 +
|-
 +
| {{rh}} colspan=3 | Max stock GPU base [[GFLOPS]]{{efn|name="SFLOPS"}} || 480 || 614.4 || 648.1 || colspan=2 | 886.7 || colspan=2 | 1134.5 || 1760 || 1971.2 || colspan=2 | 2150.4 || 3686.4 || 102.4 ||
 +
| 86 || {{dunno}} || {{dunno}} || {{dunno}} || 345.6 || 460.8 || 230.4 || 1331.2 || 486.4
 +
|-style="border-top:0.2em solid grey"
 +
| rowspan=2 {{rh}} colspan=3 | 3D engine{{efn|[[Unified shader model|Unified shaders]] : [[texture mapping unit]]s : [[render output unit]]s}} || Up to 400:20:8 || colspan=2 | Up to 384:24:6 || colspan=4 | Up to 512:32:8 || colspan=2 | Up to 704:44:16<ref>{{cite news |last1=Cutress |first1=Ian |title=Zen Cores and Vega: Ryzen APUs for AM4 – AMD Tech Day at CES: 2018 Roadmap Revealed, with Ryzen APUs, Zen+ on 12nm, Vega on 7nm |url=https://www.anandtech.com/show/12233/amd-tech-day-at-ces-2018-roadmap-revealed-with-ryzen-apus-zen-on-12nm-vega-on-7nm/3 |access-date=7 February 2018 |publisher=Anandtech |date=1 February 2018}}</ref> || colspan=2 | Up to 512:32:8 || 768:48:8 || 128:8:4 || || 80:8:4 || colspan=3 | 128:8:4 || Up to 192:12:8 || Up to 192:12:4 || 192:12:4 || Up to 512:?:? || 128:?:?
 +
|-
 +
| colspan=3 | IOMMUv1 || colspan=11 | [[Heterogeneous Memory Management|IOMMUv2]] || colspan=2 | IOMMUv1 || colspan=2 {{dunno}} || colspan=5 | IOMMUv2
 +
|-style="border-top:0.2em solid grey"
 +
| {{rh}} colspan=3 | Video decoder || colspan=3 | [[Unified Video Decoder#UVD 3|UVD 3.0]] || colspan=2 | [[Unified Video Decoder#UVD 4|UVD 4.2]] || colspan=2 | [[Unified Video Decoder#UVD 6|UVD 6.0]] || rowspan=2 colspan=2 | [[Video Core Next|VCN]] 1.0<ref>{{cite news |last1=Larabel |first1=Michael |title=Radeon VCN Encode Support Lands in Mesa 17.4 Git |url=https://www.phoronix.com/scan.php?page=news_item&px=Radeon-VCN-Encode-Lands |access-date=20 November 2017 |publisher=Phoronix |date=17 November 2017}}</ref> || rowspan="2" | VCN 2.1<ref name="wccftechCezanne">{{cite web|last=|first=|date=Aug 12, 2021|title=AMD Ryzen 5000G ‘Cezanne’ APU Gets First High-Res Die Shots, 10.7 Billion Transistors In A 180mm2 Package|url=https://wccftech.com/amd-ryzen-5000g-cezanne-apu-first-high-res-die-shots-10-7-billion-transistors/|access-date=August 25, 2021|website=wccftech|quote=}}</ref>
 +
| rowspan="2" | VCN 2.2<ref name="wccftechCezanne" /> || colspan=2 rowspan=2 | VCN 3.1 || rowspan=2 {{dunno}} || [[Unified Video Decoder#UVD 3|UVD 3.0]] || [[Unified Video Decoder#UVD 4|UVD 4.0]] || colspan=2 | [[Unified Video Decoder#UVD 4|UVD 4.2]] || [[Unified Video Decoder#UVD 6|UVD 6.2]] || rowspan=2 colspan=3 | [[Video Core Next|VCN 1.0]] || rowspan=2 | VCN 3.1
 +
|-
 +
| {{rh}} colspan=3 | Video encoder || {{n/a}} || colspan=2 | [[Video Coding Engine#VCE 1.0|VCE  1.0]] || colspan=2 | [[Video Coding Engine#VCE 2.0|VCE 2.0]] || colspan=2 | [[Video Coding Engine#VCE 3.0|VCE 3.1]] || {{n/a}} || colspan=3 | [[Video Coding Engine#VCE 2.0|VCE 2.0]] || [[Video Coding Engine#VCE 3.0|VCE 3.4]]
 +
|-
 +
| {{rh}} colspan=3 |AMD Fluid Motion
 +
| colspan=3 {{na}}
 +
| colspan=4 {{ya}}
 +
| colspan=7 {{na}}
 +
| colspan=2 {{na}}
 +
| colspan=3 {{ya}}
 +
| colspan=4 {{na}}
 +
|-
 +
| {{rh}} colspan=3 | GPU power saving || [[AMD PowerPlay|PowerPlay]] || colspan=13 | [[AMD PowerTune|PowerTune]] || [[AMD PowerPlay|PowerPlay]] || colspan=8 | [[AMD PowerTune|PowerTune]]<ref>{{citation |url=http://meseec.ce.rit.edu/551-projects/fall2014/3-4.pdf |title=AMD's Graphics Core Next (GCN) Architecture |author=Tony Chen |author2=Jason Greaves |work=AMD |access-date=13 August 2016}}</ref>
 +
|-
 +
| {{rh}} colspan=3 | [[AMD TrueAudio|TrueAudio]] || colspan=3 rowspan=2 {{n/a}} || colspan=7 {{ya}}<ref>{{cite web |url=http://semiaccurate.com/2014/01/15/technical-look-amds-kaveri-architecture/ |title=A technical look at AMD's Kaveri architecture |publisher=Semi Accurate |access-date=6 July 2014}}</ref> || colspan=4 {{dunno}}
 +
| rowspan=2 {{n/a}} || colspan=8 {{ya}}
 +
|-
 +
| {{rh}} colspan=3 | [[FreeSync]] || colspan=11 style="background:#DFD" | 1<br>2
 +
| colspan=88 style="background:#DFD" | 1<br>2
 +
|-
 +
| {{rh}} colspan=3 | [[HDCP]]{{efn|name="DRM"}} || colspan=3 {{dunno}} || colspan=4 | 1.4 || colspan=4 | 2.2 || colspan=3 | 2.3 || {{dunno}} || colspan=4 | 1.4 || colspan=3 | 2.2 || 2.3
 +
|-
 +
| {{rh}} colspan=3 | [[PlayReady]]{{efn|name="DRM"}} || colspan=7 {{n/a}} || colspan=7 | 3.0 not yet || colspan=5 {{n/a}} || colspan=4 | 3.0 not yet
 +
|-
 +
| {{rh}} colspan=3 | [[AMD Eyefinity|Supported displays]]{{efn|To feed more than two displays, the additional panels must have native [[DisplayPort]] support.<ref>{{cite web | url=http://support.amd.com/en-us/search/faq/154 | title=How do I connect three or More Monitors to an AMD Radeon™ HD 5000, HD 6000, and HD 7000 Series Graphics Card? | publisher=AMD | access-date=8 December 2014}}</ref> Alternatively active DisplayPort-to-DVI/HDMI/VGA adapters can be employed.}} || 2–3 || colspan=4 | 2–4 || colspan=2 | 3 || colspan=2 | 3 (desktop)<br>4 (mobile, embedded) || colspan=5 | 4 || colspan=4 | 2 || 3 || 4 || || colspan=2 | 4
 +
|-style="border-top:0.2em solid grey"
 +
| {{rh}} colspan=3 | <code>/drm/radeon</code>{{efn|name="drm"}}<ref>{{cite web |url=http://airlied.livejournal.com/68805.html |title=DisplayPort supported by KMS driver mainlined into Linux kernel 2.6.33 |date=26 November 2009 |access-date=16 January 2016 |last1=Airlie |first1=David}}</ref><ref name="Radeon Feature Matrix">{{cite web |url=http://xorg.freedesktop.org/wiki/RadeonFeature/ |title=Radeon feature matrix |work=[[freedesktop.org]] |access-date=10 January 2016}}</ref> || colspan=6 {{ya}} || colspan=8 {{n/a}}
 +
| colspan=4 {{ya}} || colspan=5 {{n/a}}
 +
|-
 +
| {{rh}} colspan=3 | <code>/drm/amdgpu</code>{{efn|name="drm"}}<ref>{{cite web |url=http://www.x.org/wiki/Events/XDC2015/Program/deucher_zhou_amdgpu.pdf |title=XDC2015: AMDGPU |date=16 September 2015 |last1=Deucher |first1=Alexander |access-date=16 January 2016}}</ref> || colspan=3 {{n/a}} || colspan=11 {{ya}}<ref name="amdgpu_1.2">{{cite web |url=https://lists.x.org/archives/xorg-announce/2016-November/002741.html |title=[ANNOUNCE] xf86-video-amdgpu 1.2.0 |author=Michel Dänzer |work=lists.x.org |date=17 November 2016}}</ref>
 +
| {{n/a}} || colspan=8 {{ya}}<ref name="amdgpu_1.2"/> -->
 +
|}
 +
<!--
 +
{{noteslist|refs=
 +
{{efn|name="SFLOPS"|[[Single-precision floating-point format|Single-precision]] performance is calculated from the base (or boost) core clock speed based on a [[Fused multiply–add|FMA]] operation.}}
 +
{{efn|name="drm"|DRM ([[Direct Rendering Manager]]) is a component of the Linux kernel. Support in this table refers to the most current version.}}
 +
{{efn|name="DRM"|To play protected video content, it also requires card, operating system, driver, and application support. A compatible HDCP display is also needed for this. HDCP is mandatory for the output of certain audio formats, placing additional constraints on the multimedia setup.}}
 +
}}<noinclude>{{documentation|content=
 +
{{Template reference list}}
 +
 +
== See also ==
 +
• Template:AMD x86 CPU features was deleted per oldid=1142398499#Template:AMD_x86_CPU_features
 +
* [[Template:AMD GPU features]]
 +
 +
[[Category:AMD products| ]]
 +
[[Category:Computer hardware navigational boxes]]
 +
[[Category:Computer company templates]]
 +
[[Category:Templates that generate named references]]
 +
}}</noinclude>
 +
-->
  
 
==[[AMD]] Sockets (x86)==
 
==[[AMD]] Sockets (x86)==

Latest revision as of 21:45, 7 October 2025


Overview[edit]

Year Desktop Desktop APU Server Mobile Tablet Embedded
1998 Super 7 (321) Super 7 (321)
1999 Slot A (242)
2000 Socket A (462) Socket A (462)
2002 563
2003 754, 940 940 754
2004 939
2006 AM2, Fr3 F, L (1207FX) S1g1
2007 AM2+ Fr2
2008 Fr5 S1g2
2009 AM3 Fr6 S1g3 ASB1
2010 C32, G34 S1g4 ASB2
2011 FM1 FS1 FT1 FT1
2012 AM3+ FM2 FS1r2, FP2 FP2
2013 FT3 FT3
2014 FM2+, AM1 SP1 FP3 FT3b FP3, FT3b, SP1
2015 FP4 FP4
2016 AM4 AM4 FT4
2017 TR4 SP3 (Zen 2/3)
2018 FP5 (Zen/Zen+) FP5, SP4, SP4r2
2019 sTRX4
2020 sWRX8 FP6 (Zen 2/3) FT5 (Zen, Zen+) FP6 (Zen 2/3)
2021 FF3 (Van Gogh)
2022 AM5 AM5 SP5 (Zen 4/5) FP7 FT6 (Zen 2) FP7
2023 sTR5 sTR5 FP7r2 FL1 (Zen 4/5) FP7r2
2024 SP6 (Siena) FP8, FP10 FP8, FP10
2025 FF5 (Sound Wave) SP7 (Venice) FP11, FP12 FP11, FP12
2026 AM6 AM6 SP8 (Venice)
2027

Desktop/HEDT/Workstation Sockets[edit]

Name (a.k.a.) Year Type[1] Contacts AMD CPU ID MC[2] I/O lanes[3] APU[4] FCH[5] Notes Package[6]
Super Socket 7 1998 PGA 321 5 - FSB - CPGA-321.svg
Slot A 1999 SEC 242 6 - FSB -
Socket A 2000 PGA 462 6 - FSB - OPGA-453.svg
x50px
Socket 563 2003 PGA 563 6 - FSB - OPGA-563.svg
Socket 754 2003 PGA 754 0Fh 72 bit DDR 16 HT1 - OPGA-754.svg
Socket 940 2003 PGA 940 0Fh 144 bit DDR 3× 16 HT1 - OPGA-940 S940.svg
CPGA-940.svg
Socket 939 2004 PGA 939 0Fh 144 bit DDR 16 HT1 - OPGA-939.svg
Socket AM2 2006 PGA 940 NPT 0Fh 144 bit DDR2 16 HT1 - OPGA-940 AM2.svg
Socket Fr3 2006 LGA 1207 NPT 0Fh 2× 72 bit DDR2 3 × 16 HT1 - LGA-1207 F.svg
Socket AM2+
(AM2r2)
2007 PGA 940 10h 2× 72 bit DDR2 16 HT3 - OPGA-940 AM2.svg
Socket AM3 2009 PGA 938 10h 2× 72 bit DDR2/3 16 HT3 - OPGA-938.svg
OPGA-940 AM3.svg
Socket FM1 2011 PGA 905 12h 2× 72 bit DDR3 16 + 4 PCIe 2 4 PCIe 2 OPGA-905.svg
Socket AM3+
(AM3b)
2012 PGA 941 15h 2× 72 bit DDR3 16 HT3 - OPGA-941.svg
Socket FM2 2012 PGA 904 15h 2× 64 bit DDR3 16 + 4 PCIe 2 4 PCIe 2 OPGA-904.svg
Socket AM1
(FS1b)
2014 PGA 721 16h 72 bit DDR3 4 + 4 PCIe 2 integrated OPGA-721.svg
Socket FM2+
(FM2b, FM2r2)
2014 PGA 906 15h 2× 64 bit DDR3 16 + 4 PCIe 2/3 4 PCIe 2 OPGA-906.svg
Socket AM4 2016 PGA 1331 15h, 17h, 19h 2× 72 bit DDR3/4 16 + 4 PCIe 3/4 4 PCIe 3/4 socket am4.svg
Socket TR4
(SP3r2)
2017 LGA 4094 17h 4× 72 bit DDR4 4× 16 PCIe 3 FCLGA-4094.svg
Socket sTRX4
(SP3r3)
2019 LGA 4094 17h 4× 72 bit DDR4 4× 16 PCIe 4 FCLGA-4094.svg
Socket sWRX8
(SP3r4)
2020 LGA 4094 17h, 19h 8× 72 bit DDR4 8× 16 PCIe 4 FCLGA-4094.svg
Socket AM5 2022 LGA 1718 19h, 1Ah 2× 72 bit DDR5 16 + 4 + 4 PCIe 4/5 4 PCIe 4/5 Zen 4/5 LGA-1718.svg
Socket sTR5 2023 LGA 4844 19h 8× 72 bit DDR5
(RDIMM w/ ECC)
8× 16 PCIe 5 4 PCIe 4/5 TRX50,
WRX90
x50px
Socket AM6 2026 LGA 2100 1Ah 2× 96 bit DDR6 8× 16 PCIe 6 4 PCIe 6 Zen 7 x50px
  1. PGA = Pin Grid Array, BGA = Ball Grid Array (CPU package soldered directly to the motherboard), LGA = Land Grid Array, SEC = Single Edge Cartridge (printed circuit board with an edge connector similar to graphics cards).
  2. If processors for this socket integrate a Memory Controller, the number of independent channels times the maximum channel width in bits, including ECC lanes. Not all processors for this socket may support ECC.
  3. FSB = Front Side Bus (memory and I/O interfaces provided by the chipset), HTx = HyperTransport generation x link (I/O interfaces provided by the chipset), PCIex = Peripheral Component Interconnect Express generation x link. Note HT and PCIe links support bifurcation, e.g. 1x16 into 2x8 links. The table lists the maximum number of lanes and interfaces. Some processors may support fewer, and some motherboards may use alternative functions of these pins.
  4. This socket has graphics interfaces (DisplayPort, HDMI, VGA, etc.) to accommodate Accelerated Processing Units i.e. processors with integrated graphics. Not all processors for this socket may integrate a graphics processor.
  5. The number of dedicated I/O lanes to the Fusion Controller Hub a.k.a. chipset, equivalent to Intel's Platform Controller Hub. The FCH mainly serves as an I/O expander. A controller hub may be integrated on the processor, in this case the CPU package and socket has suitable I/O interfaces (USB, SATA, LPC, SMBus, etc.), sometimes in addition to the FCH interface.
  6. CPU package bottom view, not to scale.

Server Sockets[edit]

Name Year Type Contacts CPU Family Memory
Controller
I/O lanes APU SCH Notes Package
Socket 940 2003 PGA 940 0Fh 144 bit DDR 3× 16 HT1 - Athlon 64 FX,
Opteron
OPGA-940 S940.svg
CPGA-940.svg
Socket F 2006 LGA 1207 NPT 0Fh 2 × 72 bit DDR2 3× 16 HT1 - Athlon 64 FX,
Opteron
2xxx/8xxx
(multi)
LGA-1207 F.svg
Socket Fr2 2007 LGA 1207 NPT 0Fh, 10h 2× 72 bit DDR2 3× 16 HT1 - LGA-1207 F.svg
Socket Fr5 2008 LGA 1207 NPT 0Fh, 10h 2× 72 bit DDR2 3× 16 HT1/3 - LGA-1207 F.svg
Socket Fr6 2009 LGA 1207 10h 2× 72 bit DDR2 3× 16 HT3 - LGA-1207 F.svg
Socket C32 2010 LGA 1207 10h, 15h 2× 72 bit DDR3 3× 16 HT3 - Opteron
4xxx
LGA-1207 C32.svg
Socket G34 2010 LGA 1944 10h, 15h 4× 72 bit DDR3 3× 16 + 2× 8 HT3 - Opteron
6xxx
LGA-1944.svg
Socket SP3 2017 LGA 4094 17h, 19h 8× 72 bit DDR4 8× 16 PCIe 3/4 integrated EPYC
Naples
Rome
Milan
FCLGA-4094.svg
Socket SP5 2022 LGA 6096 19h, 1Ah 12× 80 bit DDR5 8× 16 PCIe 5 integrated EPYC
9004/9005
Genoa
Turin
LGA-6096.svg
Socket SP6 2024 LGA 4844 19h 6× 80 bit DDR5 6× 16 PCIe 5 integrated EPYC
8004
Siena
x50px
Socket SP7 2025 LGA 7536 1Ah 16× 80 bit DDR5 128× PCIe Gen 6 +
16× PCIe Gen 4 (2P)
96× PCIe Gen 6 +
8× PCIe Gen 4 (1P)
integrated EPYC
9006/9007
Venice
Verano
x50px
Socket SP8 2026 LGA - 1Ah 8× 80 bit DDR5 192× PCIe Gen 6 +
16× PCIe Gen 4 (2P)
128× PCIe Gen 6 +
8× PCIe Gen 4 (1P)
integrated EPYC
9006
Venice
x50px


Mobile Sockets (mainstream)[edit]

Name Year Type Pins Fam. MC I/O lanes APU FCH Notes Package
Super Socket 7 1998 PGA 321 5 - FSB - CPGA-321.svg
Socket A 2000 PGA 462 6 - FSB - OPGA-453.svg
Socket 563 2003 PGA 563 6 - FSB - OPGA-563.svg
Socket 754 2003 PGA 754 0Fh 72 bit DDR 16 HT1 - OPGA-754.svg
Socket S1g1 2006 PGA 638 NPT 0Fh 144 bit DDR2 16 HT1 - OPGA-638.svg
Socket S1g2 2008 PGA 638 11h 2× 64 bit DDR2 16 HT3 - OPGA-638.svg
Socket S1g3 2009 PGA 638 10h 2× 64 bit DDR2 16 HT3 - OPGA-638.svg
Package ASB1 2009 BGA 812 NPT 0Fh 144 bit DDR2 16 HT1 - BGA-812.svg
Socket S1g4 2010 PGA 638 10h 2× 64 bit DDR3 16 HT3 - OPGA-638.svg
Package ASB2 2010 BGA 812 10h 2× 72 bit DDR3 16 HT3 - BGA-812.svg
Socket FS1 2011 PGA 722 12h 2× 64 bit DDR3 16 + 4 PCIe 2 4 PCIe 2 OPGA-722.svg
Socket FS1r2 2012 PGA 722 15h 2× 64 bit DDR3 16 + 4 PCIe 2 4 PCIe 2 OPGA-722.svg
Package FP2 2012 BGA 827 15h 2× 64 bit DDR3 16 + 4 PCIe 2 4 PCIe 2 BGA-827.svg
Package FP3 2014 BGA 854 15h 2× 72 bit DDR3 16 + 8 PCIe 2/3 4 PCIe 2 BGA-854.svg
Package FP4 2015 BGA 968 15h, 16h 2× 72 bit DDR3/4 8 + 4 PCIe 3 integrated BGA-968.svg
Package FP5 2018 BGA 1140 17h 2× 72 bit DDR4 8 + 8 PCIe 3 integrated Zen, Zen+ BGA-1140.svg
Package FP6 2020 BGA 1140 17h, 19h 2× 72 bit DDR4
4× 32 bit LPDDR4x
8 + 12 PCIe 3 integrated Zen 2, Zen 3 BGA-1140.svg
Package FP7
Package FP7r2
2022 BGA 1140 19h 4× DDR5-4800,
4× LPDDR5-6400
8 + 12 PCIe 4 integrated Zen 3+
Rembrandt
BGA-1140.svg
Package FP8 2024 BGA 1377 1Ah 4× DDR5-5600,
4× LPDDR5x-8000
16 PCIe 4 integrated Zen 5
Strix Point
x50px
Package FP10 2024 BGA 1384 1Ah 4× DDR5-5600,
4× LPDDR5x-8000
16 PCIe 4 integrated Zen 6
Medusa Point
x50px
Package FP11 2025 BGA 2077 1Ah 4× DDR5-5600,
4× LPDDR5x-8000
4 PCIe 5,
8 PCIe 4
integrated Zen 5
Strix Halo
x50px
Package FP12 2025 BGA ?? 1Ah 4× 256-bit LPDDR5X,
4× 384-bit LPDDR6
4 PCIe 5,
8 PCIe 4
integrated Zen 6
Medusa Halo
x50px


Mobile Sockets (ultrathin, tablet)[edit]

Name Year Type Pins Famimy MC I/O lanes APU FCH Notes Package
Package FT1 2011 BGA 413 14h 64 bit DDR3 4 PCIe 2 4 PCIe 2 BGA-413.svg
Package FT3 2013 BGA 769 16h 72 bit DDR3 4 PCIe 2 4 PCIe 2 BGA-769.svg
Package FT3b 2014 BGA 769 16h 72 bit DDR3 4 PCIe 2 4 PCIe 2 BGA-769.svg
Package FT4 2016 BGA 769 15h 64 bit DDR3/4 8 PCIe 3 integrated BGA-769.svg
Package FT5 2020 BGA - 17h 2× DDR4, LPDDR4 8 PCIe 3 integrated Zen
Package FT6 2022 BGA - 17h 2× DDR5, LPDDR5 4 PCIe 3 integrated Zen 2
Package FL1 2023 BGA 1763 19h, 1Ah 2× DDR5, LPDDR5 4 PCIe 4 integrated Zen 4/5


Embedded Sockets[edit]

Name Year Type Pins Fam. MC I/O lanes APU FCH Notes Package
Package ASB1 2009 BGA 812 NPT 0Fh 144 bit DDR2 16 HT1 - BGA-812.svg
Package ASB2 2010 BGA 812 10h 2× 72 bit DDR3 16 HT3 - BGA-812.svg
Package FT1 2011 BGA 413 14h 64 bit DDR3 4 PCIe 2 4 PCIe2 BGA-413.svg
Package FP2 2012 BGA 827 15h 2× 64 bit DDR3 16 + 4 PCIe 2 4 PCIe2 BGA-827.svg
Package FT3 2013 BGA 769 16h 72 bit DDR3 4 PCIe 2 4 PCIe2 BGA-769.svg
Package FP3 2014 BGA 854 15h 2× 72 bit DDR3 16 + 8 PCIe 2/3 4 PCIe2 BGA-854.svg
Package SP1 2014 BGA 1021 2× 72 bit DDR3/4 8 PCIe 3 integrated
Package FT3b 2014 BGA 769 16h 72 bit DDR3 4 PCIe 2 4 PCIe2 BGA-769.svg
Package FP4 2015 BGA 968 15h, 16h 2× 72 bit DDR3/4 8 + 4 PCIe 3 integrated BGA-968.svg
Package FP5 2018 BGA 1140 17h 2× 72 bit DDR4 8 + 8 PCIe 3 integrated BGA-1140.svg
Socket SP3 2017 LGA 4094 17h 8× 72 bit DDR4 8× 16 PCIe 3 integrated [1] FCLGA-4094.svg
Package SP4 2018 BGA 2028 17h 4× 72 bit DDR4 4× 16 PCIe 3 integrated x50px
Package SP4r2 2018 BGA 2028 17h 2× 72 bit DDR4 2× 16 PCIe 3 integrated x50px
Package FP6 2020 BGA 1140 17h 2× 72 bit DDR4
4× 32 bit LPDDR4x
8 + 12 PCIe 3 integrated BGA-1140.svg
  1. Embedded versions of EPYC 7001 & 7002 processors, hence Family 17h only.

Game Consoles[edit]

Name Year Type Pins Family MC I/O APU FCH Notes
Xbox One X
BGA-2409
2017 BGA 2409 16h 12× 32 bit GDDR5 8 PCIe 3 BGA-2409.svg
Xbox Series X/S
BGA-2963
2020 BGA 2963 17h 20× 16 bit GDDR6 8 PCIe 4 Arden ES Lidless package with stiffener frame,
52.5 × 52.5 mm, 0.8+ mm multi-pitch[1][2]
  • Microsoft XBOX Series X • ADN-A0 (Arden A0), XBX/BGA-2963, ADN-A0, Arden ES, 8C/16T, 8 MB, 3.60/3.80 GHz • MS XBOX
  • Microsoft XBOX Series S • ADN-A0 (Arden A0), XBS/BGA-2963, ADN-A0, Arden ES, 8C/16T, 8 MB, 3.40/3.60 GHz • MS XBOX
  • Sony Playstation 5 • ARL-A0 (Ariel A0), PS5/BGA ??, ARL-A0, Ariel ES/Oberon, 8C/16T, 32 MB, 1.60/3.20 GHz • Sony PS5
  1. Paternoster, Paul et al. XBOX SERIES X SoC – A Next Generation Gaming Console (Presentation, Slides). IEEE ISSCC 2021, 3.1. February 15, 2021
  2. Paternoster, Paul et al. (2021). XBOX Series X: A Next-Generation Gaming Console SoC. Proceedings of IEEE ISSCC 2021. pp. 46-48. doi:10.1109/ISSCC42613.2021.9366057

AMD CPU Packages[edit]

AMD CPU Packages
GeneralDetails
NamePackageContactsTDPSocketµarchMarketRelease
Package ASB1ASB1, BGA-81281218 W
18,000 mW
0.0241 hp
0.018 kW
K8Mobile8 January 2009
Package ASB2ASB2, BGA-81281215 W
15,000 mW
0.0201 hp
0.015 kW
K10Mobile12 May 2010
Package CBGA-360CBGA-36036011 W
11,000 mW
0.0148 hp
0.011 kW
K6Mobile5 March 1998
Package FP2BGA-827, FP282725 W
25,000 mW
0.0335 hp
0.025 kW
PiledriverMobile, Embedded15 May 2012
Package FP3BGA-854, FP385435 W
35,000 mW
0.0469 hp
0.035 kW
SteamrollerMobile, EmbeddedJune 2014
Package FP4BGA-968, FP496845 W
45,000 mW
0.0603 hp
0.045 kW
ExcavatorMobile, EmbeddedJune 2015
Package FP5BGA-11401,14045 W
45,000 mW
0.0603 hp
0.045 kW
Zen, Zen+Mobile, Embedded8 January 2018
Package FP6BGA-11401,14055 W
55,000 mW
0.0738 hp
0.055 kW
Zen 2, Zen 3Mobile, Embedded16 March 2020
Package FT1BGA-413, UOB-41341318 W
18,000 mW
0.0241 hp
0.018 kW
BobcatMobile, Embedded4 January 2011
Package FT3BGA-76976925 W
25,000 mW
0.0335 hp
0.025 kW
JaguarMobile, EmbeddedMay 2013
Package FT3bBGA-76976925 W
25,000 mW
0.0335 hp
0.025 kW
PumaMobile, Embedded4 June 2014
Package FT4BGA-76976915 W
15,000 mW
0.0201 hp
0.015 kW
ExcavatorMobileJune 2016
Package OBGA-349OBGA-34934918 W
18,000 mW
0.0241 hp
0.018 kW
K6Embedded25 September 2000
Package SP1BGA-10211,02132 W
32,000 mW
0.0429 hp
0.032 kW
Cortex-A57Embedded, ServerJanuary 2016
Package SP4BGA-20282,028100 W
100,000 mW
0.134 hp
0.1 kW
ZenEmbedded21 February 2018
Package SP4r2BGA-20282,02855 W
55,000 mW
0.0738 hp
0.055 kW
ZenEmbedded21 February 2018
Socket 563OPGA-563, UOG 56356335 W
35,000 mW
0.0469 hp
0.035 kW
Socket 563K7MobileMarch 2003
Socket 754OPGA-75475489 W
89,000 mW
0.119 hp
0.089 kW
Socket 754K8Desktop23 September 2003
Socket 939OPGA-939939110 W
110,000 mW
0.148 hp
0.11 kW
Socket 939K8Desktop1 June 2004
Socket 940CPGA-940940110 W
110,000 mW
0.148 hp
0.11 kW
Socket 940K8Server22 April 2003
Socket AM1OPGA-72172125 W
25,000 mW
0.0335 hp
0.025 kW
Socket AM1JaguarDesktop9 April 2014
Socket AM2OPGA-940 AM2940125 W
125,000 mW
0.168 hp
0.125 kW
Socket AM2K8Desktop23 May 2006
Socket AM2+OPGA-940 (AM2)940140 W
140,000 mW
0.188 hp
0.14 kW
Socket AM2+K10Desktop19 November 2007
Socket AM3OPGA-938938125 W
125,000 mW
0.168 hp
0.125 kW
Socket AM3K10Desktop9 February 2009
Socket AM3+OPGA-940 (AM3)940220 W
220,000 mW
0.295 hp
0.22 kW
Socket AM3+BulldozerDesktop20 March 2012
Socket AM4OPGA-13311,331105 W
105,000 mW
0.141 hp
0.105 kW
Socket AM4ZenDesktopSeptember 2016
Socket AM5LGA-17181,718170 W
170,000 mW
0.228 hp
0.17 kW
Socket AM5Zen 4Desktop18 April 2022
Socket C32LGA-12071,20795 W
95,000 mW
0.127 hp
0.095 kW
Socket C32K10, Bulldozer, PiledriverServer23 June 2010
Socket FLGA-12071,207137 W
137,000 mW
0.184 hp
0.137 kW
Socket FK8, K10Server15 August 2006
Socket FM1OPGA-905905100 W
100,000 mW
0.134 hp
0.1 kW
Socket FM1K10Desktop30 June 2011
Socket FM2OPGA-904904100 W
100,000 mW
0.134 hp
0.1 kW
Socket FM2PiledriverDesktop1 October 2012
Socket FM2+OPGA-90690695 W
95,000 mW
0.127 hp
0.095 kW
Socket FM2+Steamroller, ExcavatorDesktop31 July 2014
Socket FS1OPGA-72272245 W
45,000 mW
0.0603 hp
0.045 kW
Socket FS1K10Mobile14 June 2011
Socket FS1r2OPGA-72272235 W
35,000 mW
0.0469 hp
0.035 kW
Socket FS1r2PiledriverMobile15 May 2012
Socket G34LGA-19441,944140 W
140,000 mW
0.188 hp
0.14 kW
Socket G34K10, Bulldozer, PiledriverServer29 March 2010
Socket S1g1OPGA-63863835 W
35,000 mW
0.0469 hp
0.035 kW
Socket S1g1K8Mobile17 May 2006
Socket S1g2OPGA-63863835 W
35,000 mW
0.0469 hp
0.035 kW
Socket S1g2Mobile4 June 2008
Socket S1g3OPGA-63863835 W
35,000 mW
0.0469 hp
0.035 kW
Socket S1g3K10Mobile10 September 2009
Socket S1g4OPGA-63863845 W
45,000 mW
0.0603 hp
0.045 kW
Socket S1g4K10Mobile12 May 2010
Socket SP3SP3, FCLGA-40944,094120 W
120,000 mW
0.161 hp
0.12 kW
, 155 W
155,000 mW
0.208 hp
0.155 kW
, 180 W
180,000 mW
0.241 hp
0.18 kW
SP3, LGA-4094Zen, Zen 2, Zen 3Server20 June 2017
Socket SP5SP5, FCLGA-60966,096400 W
400,000 mW
0.536 hp
0.4 kW
Socket SP5Zen 4Server10 November 2022
Socket TR4TR4, FCLGA-40944,094180 W
180,000 mW
0.241 hp
0.18 kW
, 250 W
250,000 mW
0.335 hp
0.25 kW
TR4, SP3r2, sTR4Zen, Zen+Desktop, Workstation10 August 2017
Socket sTRX4sTRX4, FCLGA-40944,094280 W
280,000 mW
0.375 hp
0.28 kW
sTRX4Zen 2HEDT25 November 2019
Socket sWRX8sWRX8, FCLGA-40944,094280 W
280,000 mW
0.375 hp
0.28 kW
sWRX8Zen 2, Zen 3Workstation14 July 2020
Super Socket 7CPGA-32132130 W
30,000 mW
0.0402 hp
0.03 kW
Super Socket 7K6DesktopMay 1998

AMD CPU Sockets[edit]

Desktop sockets
Mobile sockets
Combined sockets
Server sockets

AMD APU[edit]

The following table shows features of AMD's processors with 3D graphics

Platform High, Standard and Low Power Low and Ultra-Low Power
ISA x86-64 v1 x86-64 v2 x86-64 v3 x86-64 v4 x86-64 v1 x86-64 v2 x86-64 v3
Released Aug 2011 Oct 2012 Jun 2013 Jan 2014 2015 Jun 2015 Jun 2016 Oct 2017 Jan 2019 Mar 2020 Jan 2021 Jan 2022 Sep 2022 Jan 2023 Jan 2011 May 2013 Apr 2014 May 2015 Feb 2016 Apr 2019 Jul 2020 Jun 2022 Nov 2022
CPU microarchitecture AMD K10 Piledriver Steamroller Excavator Excavator+ [1] Zen Zen+ Zen 2 Zen 3 Zen 3+ Zen 4 Bobcat Jaguar Puma Puma+ [2] Excavator+ Zen Zen+ Zen 2+
Socket Mobile Socket FS1 Socket FS1 (r2)
Package FP2
Package FP3 Package FP4 Package FP5 Package FP6 Package FP7 Package FL1 Package FP7 (r2)
Package FP8
Package FT1 Package FT3 Package FT3b Package FP4 Package FP5 Package FT5 Package FP5 Package FT6
Desktop Performance n/a Socket AM5 n/a n/a
Mainstream n/a Socket AM4 n/a n/a
Entry Socket FM1 Socket FM2 Socket FM2+ Socket FM2+, Socket AM4 Socket AM4 n/a
Basic n/a n/a Socket AM1 n/a Package FP5 n/a
Codename Mobile Performance Renoir Cezanne Rembrandt Dragon Range
Mainstream Llano Trinity Richland Kaveri Carrizo Bristol Ridge Raven Ridge Picasso Renoir
Lucienne
Cezanne
Barceló
Phoenix
Entry Dalí Mendocino
Basic Desna,
Ontario,
Zacate
Kabini,
Temash
Beema,
Mullins
Carrizo-L Stoney Ridge Pollock
Desktop Performance Raphael Phoenix
Mainstream Llano Trinity Richland Kaveri Kaveri Refresh Carrizo Bristol Ridge Raven Ridge Picasso Renoir Cezanne
Entry
Basic Kabini Dalí
Server Basic Toronto
Micro Kyoto
Embedded Trinity Bald Eagle Merlin Falcon,
Brown Falcon
Great Horned Owl Grey Hawk Ontario,
Zacate
Kabini Steppe Eagle,
Crowned Eagle
Prairie
Falcon
Banded
Kestrel
River Hawk
PCIe version 2.0 3.0 4.0 5.0 4.0 2.0 3.0
CXL n/a n/a
Fab (nm) GF 32SHP
(HKMG SOI)
GF 28SHP
(HKMG bulk)
GF 14LPP
(FinFET bulk)
GF 12LP
(FinFET bulk)
TSMC N7
(FinFET bulk)
TSMC N6
(FinFET bulk)
TSMC CCD: N5
cIOD: N6
TSMC 4nm
(FinFET bulk)
TSMC N40
(bulk)
TSMC N28
(HKMG bulk)
GF 28SHP
(HKMG bulk)
GF 14LPP
(FinFET bulk)
GF 12LP
(FinFET bulk)
TSMC N6
(FinFET bulk)
Die area (mm2) 228 246 245 245 250 210 [3] 156 180 210 CCD: (2x) 70
cIOD: 122
178 75 (+ 28 FCH) 107 - 125 149 ~100
Min TDP (W) 35 17 12 10 15 65 35 4.5 4 3.95 10 6 12 8
Max APU TDP (W) 100 95 65 45 170 54 18 25 6 54 15
Max stock APU base clock (GHz) 3 3.8 4.1 4.1 3.7 3.8 3.6 3.7 3.8 4.0 3.3 4.7 4.3 1.75 2.2 2 2.2 3.2 2.6 1.2 3.35 2.8
Max APUs per node 1 1
Max core dies per CPU 1 2 1 1
Max CCX per core die 1 2 1 1
Max cores per CCX 4 8 2 4 2 4
Max CPU cores per APU 4 8 16 8 2 4 2 4
Max threads per CPU core 1 2 1 2
Integer pipeline structure 3+3 2+2 4+2 4+2+1 1+3+3+1+2 1+1+1+1 2+2 4+2 4+2+1
Max stock DRAM support DDR3-1866 DDR3-2133 DDR3-2133, DDR4-2400 DDR4-2400 DDR4-2933 DDR4-3200, LPDDR4-4266 DDR5-4800, LPDDR5-6400 DDR5-5200 DDR5-5600, LPDDR5x-7500 DDR3L-1333 DDR3L-1600 DDR3L-1866 DDR3-1866, DDR4-2400 DDR4-2400 DDR4-1600 DDR4-3200 LPDDR5-5500
Max DRAM channels per APU 2 1 2 1 2
Max stock DRAM bandwidth
(GB/s) per APU
29.866 34.132 38.400 46.932 68.256 102.400 83.200 120.000 10.666 12.800 14.933 19.200 38.400 12.800 51.200 88.000
GPU microarchitecture TeraScale 2 (VLIW5) TeraScale 3 (VLIW4) GCN 2nd gen GCN 3rd gen GCN 5th gen [4] RDNA 2 RDNA 3 TeraScale 2 (VLIW5) GCN 2nd gen GCN 3rd gen [4] GCN 5th gen RDNA 2

AMD Sockets (x86)[edit]

Table legend:

IntelAMD
Socket name Year of
introduction
CPU families Computer type Package Pin count Pin pitch
(mm)
Bus clock &
transfers
Notes
PGA168  ? AMD 486
Cyrix 486
Intel 80486
PGA 168 2.54 16–50 MHz Sometimes referred to as Socket 0 or Socket 486
Socket 1 1989 AMD 486
AMD 5x86
Cyrix 486
Cyrix 5x86
Intel 80486
PGA 169 2.54 16–50 MHz
Socket 2  ? AMD 486
AMD 5x86
Cyrix 486
Cyrix 5x86
Intel 80486
Intel Pentium
OverDrive (P24T)
Intel DX4
PGA 238 2.54 16–50 MHz
Socket 3 1991 AMD 486
AMD 5x86
Cyrix 486
Cyrix 5x86
Intel 80486
Intel Pentium
OverDrive (P24T)
Intel DX4
IBM Blue Lightning
PGA 237 2.54 16–50 MHz
Socket 5 1994 AMD K5
Cyrix 6x86
IDT WinChip C6
IDT WinChip 2
Intel Pentium
PGA 320  ? 50–100 MHz
Socket 7 1994 Intel Pentium
Intel Pentium MMX
AMD K6
PGA 321  ? 50–66 MHz It is possible to use Socket 7 processors in a Socket 5.
Super Socket 7 1998 AMD K6-2
AMD AMD K6-III
Rise mP6
Cyrix 6x86 (MII)
PGA 321  ? 66–100 MHz Backward compatible with Socket 5 and Socket 7 processors.
Slot A 1999 AMD Athlon Desktop Slot 242  ? 100 MHz
Socket A/
Socket 462
(OPGA-453)
2000 AMD Athlon
AMD Duron
AMD Athlon XP
AMD Athlon XP-M
AMD Athlon MP
AMD Sempron
Desktop PGA 462  ? 100–200 MHz
400 MT/s
Socket 563 2002 AMD Athlon XP-M Notebook PGA 563  ? 333 MHz
Socket 754 2003 AMD Athlon 64
AMD Sempron
AMD Turion 64
Desktop PGA 754 1.27 200–800 MHz
Socket 940 2003 AMD Opteron
AMD Athlon 64 FX
Desktop
Server
PGA 940 1.27 200–1000 MHz
Socket 939 2004 AMD Athlon 64
AMD Athlon 64 FX
AMD Athlon 64 X2
AMD Opteron
Desktop PGA 939 1.27 200–1000 MHz Support of Athlon 64 FX to 1 GHz
Support of Opteron limited to 100-series only
Socket S1 2006 AMD Turion 64 X2 Notebook PGA 638 1.27 200–800 MHz
Socket AM2 2006 AMD Athlon 64
AMD Athlon 64 X2
Desktop PGA 940 1.27 200–1000 MHz Replaces Socket 754 and Socket 939
Socket F/
Socket L
(Socket 1207FX)
2006 AMD Athlon 64 FX (Socket L)
AMD Opteron
Desktop
Server
LGA 1207 1.1 Socket L: 1000 MHz
in Single CPU mode,
2000 MHz
in Dual CPU mode
Replaces Socket 940
Socket AM2+ 2007 AMD Athlon 64
AMD Athlon X2
AMD Phenom
AMD Phenom II
Desktop PGA 940 1.27 200–2600 MHz Separated power planes
Replaces Socket AM2
Socket AM3 2009 AMD Phenom II
AMD Athlon II
AMD Sempron
AMD Opteron (1300 series)
Desktop PGA 941[5] or 940 1.27 200–3200 MHz Separated power planes
Replaces Socket AM2+
Socket G34 2010 AMD Opteron (6000 series) Server LGA 1974  ? 200–3200 MHz Replaces Socket F
Socket C32 2010 AMD Opteron (4000 series) Server LGA 1207  ? 200–3200 MHz Replaces Socket F, Socket AM3
Socket FM1 2011 AMD Llano Desktop PGA 905 1.27 5.2 GT/s used for 1st generation APUs
Socket FS1 2011 AMD Llano Notebook PGA 722 1.27 3.2 GT/s used for 1st generation Mobile APUs
Socket AM3+ 2011 AMD (Bulldozer/Piledriver core/FX Vishera)
AMD (Bulldozer/FX Zambezi)
AMD Phenom II
AMD Athlon II
AMD Sempron
Desktop PGA 942 (CPU 71pin) 1.27 3.2 GT/s
Socket FM2 2012 AMD Trinity Desktop PGA 904 1.27  ? used for 2nd generation APUs
Socket FM2+ 2014 AMD Steamroller/Kaveri
AMD Steamroller/Godavari
Desktop PGA 906 1.27  ? Compatible with AMD APUs such as "Richland" and "Trinity"
Socket AM1 2014 AMD Athlon
AMD Sempron
Desktop PGA 721 1.27  ? Compatible with AMD APUs such as "Kabini"
Socket AM4 2016 AMD Athlon "Bristol Ridge"
AMD Athlon "Raven Ridge" (14nm)
AMD Athlon "Picasso" (12nm)
AMD Ryzen (1000/2000/3000/4000/5000 series)
Desktop PGA 1331 1 Depends on DDR4 speed compatible with AMD Ryzen 9, Ryzen 7, Ryzen 5 & Ryzen 3 Zen based processors
Socket SP3 2017 AMD EPYC Naples
AMD EPYC Rome
AMD EPYC Milan
Server LGA 4094  ? Depends on DDR4 speed compatible with AMD EPYC processors
Socket TR4/
Socket SP3r2
2017 AMD Ryzen Threadripper (Whitehaven, Zen based), 1000 series)
AMD Ryzen Threadripper (Colfax, Zen+ based), 2000 series)
Desktop LGA 4094  ? Depends on DDR4 speed compatible with AMD Ryzen Threadripper processors
Socket sTRX4/
Socket SP3r3
2019 AMD Ryzen Threadripper (Castle Peak, Zen 2 based, 3000 series) Desktop LGA 4094  ? Depends on DDR4 speed compatible with 3rd generation AMD Ryzen Threadripper processors
Socket sWRX8 2022 AMD Ryzen Threadripper Pro
(Chagall, Zen 3 based, 5000 series)
Desktop LGA 4094
Socket AM5 2022 AMD Ryzen (7000 series)
AMD Ryzen (8000 series) (APU)
AMD Ryzen (9000 series)
Desktop LGA 1718 Zen 4 Ryzen CPUs
Socket SP5 2022 AMD EPYC Genoa Server LGA 6096 Used for EPYC Genoa and Milan
Socket SP6 2023 AMD EPYC Siena Server LGA 4844
Socket sTR5 2023 AMD Ryzen Threadripper
AMD Ryzen Threadripper Pro
Storm Peak (7000 series, Zen 4)
Desktop LGA 4844
Socket name Year of
introduction
CPU families Computer type Package Pin count Pin pitch
(mm)
Bus clock &
transfers
Notes

Packages to Scale[edit]

FT1 19 mm × 19 mm (BGA) FT3/FT3b/FT4 24.5 mm × 24.5 mm (BGA) ASB1/ASB2 27 mm × 27 mm (BGA) FP2 31 mm × 27 mm (BGA) FP3 29 mm × 32 mm (BGA) FP4 37 mm × 29 mm (BGA) FP5/FP6 35 mm × 25 mm (BGA)

Socket 563 33 mm × 33 mm S1 35 mm × 35 mm FS1/FS1r2 35 mm × 35 mm AM1 35 mm × 35 mm Socket 754 40 mm × 40 mm Socket 940 40 mm × 40 mm

Socket 939 40 mm × 40 mm Socket F 40 mm × 40 mm C32 40 mm × 40 mm AM2/AM2+ 40 mm × 40 mm FM1 40 mm × 40 mm

AM3 40 mm × 40 mm AM3+ 40 mm × 40 mm FM2 40 mm × 40 mm FM2+ 40 mm × 40 mm AM4 40 mm × 40 mm

AM5 40 mm × 40 mm Socket 7/Super 7 49.5 mm × 49.5 mm Socket A 49.5 mm × 49.5 mm XBox One X BGA-2409 50 mm × 50 mm

G34 60 mm × 42.5 mm SP3/TR4/sTRX4/sWRX8 75.4 mm × 58.5 mm SP5 75.4 mm × 72.0 mm

SP4/SP4r2

XBox Series X/S
  1. (31 May 2016) AMD Announces the 7th Generation APU: Excavator mk2 in Bristol Ridge and Stoney Ridge for Notebooks.
  2. (20 November 2014) AMD Mobile "Carrizo" Family of APUs Designed to Deliver Significant Leap in Performance, Energy Efficiency in 2015.
  3. The Mobile CPU Comparison Guide Rev. 13.0 Page 5 : AMD Mobile CPU Full List. TechARP.com.
  4. 4.0 4.1 AMD VEGA10 and VEGA11 GPUs spotted in OpenCL driver. VideoCardz.com.
  5. CPU only has 938 pins, but the socket has 941.