From WikiChip
Difference between revisions of "45 nm lithography process"

(Industry)
(Design Rules)
Line 39: Line 39:
 
| || || || || || || || || 0.067 µm² || 0.53x
 
| || || || || || || || || 0.067 µm² || 0.53x
 
{{scrolling table/end}}
 
{{scrolling table/end}}
=== Design Rules ===
+
=== Intel ===
 +
{| style="text-align: center;"
 +
| 6T SRAM Bit-Cell
 +
|-
 +
|[[File:45nm SRAM Cell.jpg|350px]]
 +
|}
 
{| class="wikitable collapsible collapsed"
 
{| class="wikitable collapsible collapsed"
 
|-
 
|-

Revision as of 08:51, 9 February 2017

The 45 nanometer (45 nm) lithography process is a full node semiconductor manufacturing process following the 55 nm process stopgap. Commercial integrated circuit manufacturing using 45 nm process began in 2007. This technology was superseded by the 40 nm process (HN) / 32 nm process (FN) in 2010.

Industry

Fab
Process Name​
1st Production​
Type​
Wafer​
 ​
Contacted Gate Pitch​
Interconnect Pitch (M1P)​
SRAM bit cell (HD)​
SRAM bit cell (LP)​
DRAM bit cell
Intel Fujitsu TI Toshiba / Sony / NEC IBM / Toshiba / Sony / AMD
P1266 CS-300
2007 2008 2008 2006 2007
Bulk PDSOI
300mm
Value 65 nm Δ Value 65 nm Δ Value 65 nm Δ Value 65 nm Δ Value 65 nm Δ
180 nm 0.82x 190 nm  ?x  ? nm  ?x 180 nm  ?x 190 nm 0.76x
160 nm 0.76x  ? nm  ?x  ? nm  ?x  ? nm  ?x  ? nm  ?x
0.346 µm² 0.61x 0.225 µm²  ?x 0.255 µm²  ?x 0.248 µm²  ?x 0.370 µm² 0.57x
0.382 µm² 0.56x
0.067 µm² 0.53x

Intel

6T SRAM Bit-Cell
45nm SRAM Cell.jpg

45 nm Microprocessors

This list is incomplete; you can help by expanding it.n Chips== This list is incomplete; you can help by expanding it.

45 nm Microarchitectures

This list is incomplete; you can help by expanding it.