From WikiChip
Difference between revisions of "1.5 µm lithography process"
(→1.5 µm Microarchitectures) |
(→Industry) |
||
Line 14: | Line 14: | ||
{{scrolling table/mid}} | {{scrolling table/mid}} | ||
|- | |- | ||
− | ! [[Intel]] || [[Intel]] || [[Intel]] || [[HP]] || [[AMD]] | + | ! [[Intel]] || [[Intel]] || [[Intel]] || [[HP]] || [[AMD]] || [[DEC]] |
|- style="text-align: center;" | |- style="text-align: center;" | ||
− | | HMOS-II || HMOS-E || P646 (CHMOS III) || NMOS III || | + | | HMOS-II || HMOS-E || P646 (CHMOS III) || NMOS III || || CMOS-2 |
|- style="text-align: center;" | |- style="text-align: center;" | ||
− | | 1982 || 1982 || 1985 || 1981 || 1982 | + | | 1982 || 1982 || 1985 || 1981 || 1982 || |
|- | |- | ||
− | | ? nm || ? nm || ? nm || 1.5 µm || | + | | ? nm || ? nm || ? nm || 1.5 µm || || |
|- | |- | ||
− | | ? nm || ? nm || ? nm || 2.5 µm || | + | | ? nm || ? nm || ? nm || 2.5 µm || || |
|- | |- | ||
− | | 2 || ? || 2 || 2 || 2 | + | | 2 || ? || 2 || 2 || 2 || 2 |
|- | |- | ||
− | | ? | + | | ? µm² || ? µm² || ? µm² || ? µm² || ? µm² || |
|- | |- | ||
− | | 125 mm || || 150 mm || || | + | | 125 mm || || 150 mm || || || |
{{scrolling table/end}} | {{scrolling table/end}} | ||
Revision as of 14:35, 11 June 2017
The 1.5 µm lithography process was the semiconductor process technology used by the major semiconductor companies in the mid 1980s. This process had an effective channel length of roughly 1.5 µm between the source and drain. By the late 80s this process was replaced by 1.3 µm, 1.2 µm, and 1 µm processes.
Industry
Fab |
---|
Process Name |
1st Production |
Contacted Gate Pitch |
Interconnect Pitch (M1P) |
Metal Layers |
SRAM bit cell |
Wafer |
Intel | Intel | Intel | HP | AMD | DEC |
---|---|---|---|---|---|
HMOS-II | HMOS-E | P646 (CHMOS III) | NMOS III | CMOS-2 | |
1982 | 1982 | 1985 | 1981 | 1982 | |
? nm | ? nm | ? nm | 1.5 µm | ||
? nm | ? nm | ? nm | 2.5 µm | ||
2 | ? | 2 | 2 | 2 | 2 |
? µm² | ? µm² | ? µm² | ? µm² | ? µm² | |
125 mm | 150 mm |
Design Rules
HP NMOS-III Design Rules | |
---|---|
Layer | Description |
Oxide | 450 nm thick silicon dioxide 1.5 µm x 1.5 µm minimum contact area, zero overlap to polysilicon, zero overlap of first metal layer |
M1 | 1.5 µm wide line / 1.0 µm space 0.4 ohm/square sheet resistance |
Intemediate Oxide | 550 nm-thick silicon dioxide 1.5 µm x 2.0 µm minimum contact area, zero overlap to first metal layer 2.0 µm overlap of second metal layer to via |
M2 | 5.0 µm wide line / 3.0 µm space 0.4 ohm/square sheet resistance |
1.5 µm Microprocessors
This list is incomplete; you can help by expanding it.
1.5 µm Microarchitectures
- Intel
This list is incomplete; you can help by expanding it.
- DEC