From WikiChip
Difference between revisions of "14 nm lithography process"

(Industry)
(14 nm Microprocessors)
 
(76 intermediate revisions by 16 users not shown)
Line 1: Line 1:
 
{{lithography processes}}
 
{{lithography processes}}
The '''14 nanometer (14 nm) lithography process''' is a [[technology node#half node|half-node]] semiconductor manufacturing process used as a stopgap between the [[16 nm lithography process|16 nm]] and [[10 nm lithography process|10 nm]] processes. The term "14 nm" is simply a commercial name for a generation of a certain size and its technology, as opposed to gate length or half pitch. Commercial [[integrated circuit]] manufacturing using 14 nm process began in 2014. This technology is set to be replaced with [[10 nm lithography process|10 nm process]] in  2017.
+
The '''14 nanometer (14 nm) lithography process''' is a semiconductor manufacturing [[process node]] serving as [[process shrink|shrink]] from the [[22 nm process]]. The term "14 nm" is simply a commercial name for a generation of a certain size and its technology, as opposed to gate length or half pitch. The 14 nm node was introduced in 2014/2015 and has been replaced by the [[10 nm process]].
  
 
== Industry ==
 
== Industry ==
14 nm became [[Intel]]'s 2nd generation finFET transistors. This process became Samsungs' and GlobalFoundries first generation of finFet-based transistors. Intel uses TiN pMOS / TiAlN nMOS while Samsung uses TiN pMOS / TiAIC nMOS as work function metals. Intel makes use of [[Self-Aligned Double Patterning]] (SADP) with 193 nm immersion lithography at critical patterning layers.
 
  
 
{{finfet nodes comp
 
{{finfet nodes comp
Line 12: Line 11:
 
  | process 1 lith        = 193 nm
 
  | process 1 lith        = 193 nm
 
  | process 1 immersion    = Yes
 
  | process 1 immersion    = Yes
  | process 1 exposure    =  
+
  | process 1 exposure    = SADP
 
  | process 1 wafer type  = Bulk
 
  | process 1 wafer type  = Bulk
 
  | process 1 wafer size  = 300 mm
 
  | process 1 wafer size  = 300 mm
 
  | process 1 transistor  = FinFET
 
  | process 1 transistor  = FinFET
  | process 1 volt        = 0.7 V
+
  | process 1 volt        = 0.70 V
 
  | process 1 delta from  = [[22 nm]] Δ
 
  | process 1 delta from  = [[22 nm]] Δ
 
  | process 1 fin pitch    = 42 nm
 
  | process 1 fin pitch    = 42 nm
Line 39: Line 38:
 
  | process 1 dram Δ      =  
 
  | process 1 dram Δ      =  
 
<!-- Samsung -->
 
<!-- Samsung -->
  | process 2 fab          = [[Samsung]] Alliance<info>'''Samsung Alliance''' consists of a process development collaboration between [[Samsung]] and [[GlobalFoundries]]. GlobalFoundries licenses Samsung's 14nm process at Fab8, New York.</info>
+
  | process 2 fab          = [[Samsung]]<info>'''Samsung''' consists of a process development collaboration between [[Samsung]] and [[GlobalFoundries]]. GlobalFoundries licenses Samsung's 14nm process at Fab8, New York.</info>
 
  | process 2 name        = 14LPE<info>1<sup>st</sup> generation; 14 nm Low Power Early</info>, 14LPP<info>2<sup>nd</sup> generation; 14 nm Low Power Performance</info>, 14LPC<info>3<sup>rd</sup> generation; 14 nm Low Power Cost [reduced]</info>, 14LPU<info>4<sup>th</sup> generation; 14 nm Low Power Ultimate</info>
 
  | process 2 name        = 14LPE<info>1<sup>st</sup> generation; 14 nm Low Power Early</info>, 14LPP<info>2<sup>nd</sup> generation; 14 nm Low Power Performance</info>, 14LPC<info>3<sup>rd</sup> generation; 14 nm Low Power Cost [reduced]</info>, 14LPU<info>4<sup>th</sup> generation; 14 nm Low Power Ultimate</info>
 
  | process 2 date        = 2015
 
  | process 2 date        = 2015
  | process 2 lith        = &nbsp;
+
  | process 2 lith        = 193 nm
  | process 2 immersion    = &nbsp;
+
  | process 2 immersion    = Yes
  | process 2 exposure    = &nbsp;
+
  | process 2 exposure    = LELE
 
  | process 2 wafer type  = Bulk
 
  | process 2 wafer type  = Bulk
 
  | process 2 wafer size  = 300 mm
 
  | process 2 wafer size  = 300 mm
 
  | process 2 transistor  = FinFET
 
  | process 2 transistor  = FinFET
  | process 2 volt        = 0.8 V
+
  | process 2 volt        = 0.80 V
 
  | process 2 delta from  = [[20 nm]] Δ
 
  | process 2 delta from  = [[20 nm]] Δ
 
  | process 2 fin pitch    = 48 nm
 
  | process 2 fin pitch    = 48 nm
Line 54: Line 53:
 
  | process 2 fin width    = 8 nm
 
  | process 2 fin width    = 8 nm
 
  | process 2 fin width Δ  = &nbsp;
 
  | process 2 fin width Δ  = &nbsp;
  | process 2 fin height  = ~38 nm
+
  | process 2 fin height  = 37 nm
 
  | process 2 fin height Δ = &nbsp;
 
  | process 2 fin height Δ = &nbsp;
 
  | process 2 gate len    = 30 nm
 
  | process 2 gate len    = 30 nm
Line 62: Line 61:
 
  | process 2 mmp          = 64 nm
 
  | process 2 mmp          = 64 nm
 
  | process 2 mmp Δ        = 1.00x
 
  | process 2 mmp Δ        = 1.00x
  | process 2 sram hp      = 0.0806 µm²
+
  | process 2 sram hp      = 0.080 µm²
  | process 2 sram hp Δ    = &nbsp;
+
  | process 2 sram hp Δ    = 0.78x
  | process 2 sram hd      = 0.0640 µm²
+
  | process 2 sram hd      = 0.064 µm²
  | process 2 sram hd Δ    = &nbsp;
+
  | process 2 sram hd Δ    = 0.79x
 
  | process 2 sram lv      = &nbsp;
 
  | process 2 sram lv      = &nbsp;
 
  | process 2 sram lv Δ    = &nbsp;
 
  | process 2 sram lv Δ    = &nbsp;
Line 71: Line 70:
 
  | process 2 dram Δ      = &nbsp;
 
  | process 2 dram Δ      = &nbsp;
 
<!-- IBM -->
 
<!-- IBM -->
  | process 3 fab          = [[IBM]]
+
  | process 3 fab          = [[IBM]] (Now GlobalFoundries)
  | process 3 name        = &nbsp;
+
  | process 3 name        = 14HP<info>14nm High Performance</info>
  | process 3 date        = &nbsp;
+
  | process 3 date        = 2017
  | process 3 lith        = &nbsp;
+
  | process 3 lith        = 193 nm
  | process 3 immersion    = &nbsp;
+
  | process 3 immersion    = Yes
  | process 3 exposure    = &nbsp;
+
  | process 3 exposure    = SADP
 
  | process 3 wafer type  = SOI
 
  | process 3 wafer type  = SOI
 
  | process 3 wafer size  = 300 mm
 
  | process 3 wafer size  = 300 mm
 
  | process 3 transistor  = FinFET
 
  | process 3 transistor  = FinFET
  | process 3 volt        = &nbsp;
+
  | process 3 volt        = 0.80 V
 
  | process 3 delta from  = [[22 nm]] Δ
 
  | process 3 delta from  = [[22 nm]] Δ
 
  | process 3 fin pitch    = 42 nm
 
  | process 3 fin pitch    = 42 nm
Line 88: Line 87:
 
  | process 3 fin height  = 25 nm
 
  | process 3 fin height  = 25 nm
 
  | process 3 fin height Δ = &nbsp;
 
  | process 3 fin height Δ = &nbsp;
  | process 3 gate len    = &nbsp;
+
  | process 3 gate len    = 18-26 nm
  | process 3 gate len Δ  = &nbsp;
+
  | process 3 gate len Δ  = 0.72-0.79x
 
  | process 3 cpp          = 80 nm
 
  | process 3 cpp          = 80 nm
 
  | process 3 cpp Δ        = 0.80x
 
  | process 3 cpp Δ        = 0.80x
 
  | process 3 mmp          = 64 nm
 
  | process 3 mmp          = 64 nm
 
  | process 3 mmp Δ        = 0.80x
 
  | process 3 mmp Δ        = 0.80x
  | process 3 sram hp      = 0.9000 µm²
+
  | process 3 sram hp      = 0.0900 µm²
  | process 3 sram hp Δ    = &nbsp;
+
  | process 3 sram hp Δ    = 0.63x
 
  | process 3 sram hd      = 0.0810 µm²
 
  | process 3 sram hd      = 0.0810 µm²
 
  | process 3 sram hd Δ    = 0.81x
 
  | process 3 sram hd Δ    = 0.81x
Line 105: Line 104:
 
  | process 4 fab          = [[UMC]]
 
  | process 4 fab          = [[UMC]]
 
  | process 4 name        = &nbsp;
 
  | process 4 name        = &nbsp;
  | process 4 date        = &nbsp;
+
  | process 4 date        = 2Q 2017
  | process 4 lith        = &nbsp;
+
  | process 4 lith        = 193 nm
  | process 4 immersion    = &nbsp;
+
  | process 4 immersion    = Yes
 
  | process 4 exposure    = &nbsp;
 
  | process 4 exposure    = &nbsp;
  | process 4 wafer type  = &nbsp;
+
  | process 4 wafer type  = Bulk
 
  | process 4 wafer size  = 300 mm
 
  | process 4 wafer size  = 300 mm
 
  | process 4 transistor  = FinFET
 
  | process 4 transistor  = FinFET
Line 134: Line 133:
 
  | process 4 dram        = &nbsp;
 
  | process 4 dram        = &nbsp;
 
  | process 4 dram Δ      = &nbsp;
 
  | process 4 dram Δ      = &nbsp;
 +
<!-- UMC -->
 +
| process 5 fab          = [[Common Platform Alliance]]<info>The '''Common Platform Alliance''' is a joint collaboration between [[IBM]], [[STMicroelectronics]]</info>
 +
| process 5 name        = 14FDSOI
 +
| process 5 date        = &nbsp;
 +
| process 5 lith        = 193 nm
 +
| process 5 immersion    = Yes
 +
| process 5 exposure    = DP
 +
| process 5 wafer type  = SOI
 +
| process 5 wafer size  = 300 mm
 +
| process 5 transistor  = Planar
 +
| process 5 volt        = 0.80 V
 +
| process 5 delta from  = [[28 nm]] Δ
 +
| process 5 fin pitch    = -
 +
| process 5 fin pitch Δ  = &nbsp;
 +
| process 5 fin width    = &nbsp;
 +
| process 5 fin width Δ  = &nbsp;
 +
| process 5 fin height  = &nbsp;
 +
| process 5 fin height Δ = &nbsp;
 +
| process 5 gate len    = 20 nm
 +
| process 5 gate len Δ  = 0.71x
 +
| process 5 cpp          = 90 nm
 +
| process 5 cpp Δ        = 0.79x
 +
| process 5 mmp          = 64 nm
 +
| process 5 mmp Δ        = 0.71x
 +
| process 5 sram hp      = 0.090 µm²
 +
| process 5 sram hp Δ    = 0.59x
 +
| process 5 sram hd      = 0.081 µm²
 +
| process 5 sram hd Δ    = 0.68x
 +
| process 5 sram lv      = &nbsp;
 +
| process 5 sram lv Δ    = &nbsp;
 +
| process 5 dram        = &nbsp;
 +
| process 5 dram Δ      = &nbsp;
 +
<!-- SMIC -->
 +
| process 6 fab          = [[SMIC]]
 +
| process 6 name        = 14FinFET
 +
| process 6 date        = &nbsp;
 +
| process 6 lith        = 193 nm
 +
| process 6 immersion    = Yes
 +
| process 6 exposure    = &nbsp;
 +
| process 6 wafer type  = &nbsp;
 +
| process 6 wafer size  = 300 mm
 +
| process 6 transistor  = FinFET
 +
| process 6 volt        = &nbsp;
 +
| process 6 delta from  = [[&nbsp;]] Δ
 +
| process 6 fin pitch    = -
 +
| process 6 fin pitch Δ  = &nbsp;
 +
| process 6 fin width    = &nbsp;
 +
| process 6 fin width Δ  = &nbsp;
 +
| process 6 fin height  = &nbsp;
 +
| process 6 fin height Δ = &nbsp;
 +
| process 6 gate len    = &nbsp;
 +
| process 6 gate len Δ  = &nbsp;
 +
| process 6 cpp          = &nbsp;
 +
| process 6 cpp Δ        = &nbsp;
 +
| process 6 mmp          = &nbsp;
 +
| process 6 mmp Δ        = &nbsp;
 +
| process 6 sram hp      = &nbsp;
 +
| process 6 sram hp Δ    = &nbsp;
 +
| process 6 sram hd      = &nbsp;
 +
| process 6 sram hd Δ    = &nbsp;
 +
| process 6 sram lv      = &nbsp;
 +
| process 6 sram lv Δ    = &nbsp;
 +
| process 6 dram        = &nbsp;
 +
| process 6 dram Δ      = &nbsp;
 
}}
 
}}
 +
 +
=== Composition ===
 +
[[File:intel 14nm relative density.png|left|200px]][[File:relative percentage of elements on 14nm chip.png|right|400px]]
 +
It's important to note that not all processes compete with each other. The process should cater to the products that will make use of the underlying technology. The composition of the actual integrated circuit also varies by manufacturer and by design due to different goals. For example, the cache on [[Apple]]'s 14 nm {{apple|A9}} (manufactured by Samsung) accounts almost 1/3 of the entire chip whereas [[Intel]]'s {{intel|Broadwell|l=arch}} cache accounts for only 10% of the entire chip. Likewise, [[Intel]]'s {{intel|Broadwell|l=arch}} and {{intel|Skylake|l=arch}} target high-performance and incorporate a large amount of higher-speed elements which are inherently sparse. Tall cells account for almost 30% Skylake's composition and less than 1% on Apple's {{apple|A8}} or {{apple|A9}}. Those numbers are somewhat expected given tall logic cells are generally optimized for performance and high frequency (e.g., high-switching circuitry in the [[CPU]]) whereas short cells are optimized for density (e.g., GPU shader arrays).
 +
 +
It should be noted that [[SRAM]] is the densest component of the process in a chip, with sometimes up to three or four times the density of logic cells that are used in the same process. It should be noted that in recent years, SRAM hasn't scaled as well as logic and I/O have either.
 +
 
=== Intel ===
 
=== Intel ===
 +
{{see also|intel/process|l1=Intel's Process Technology History}}
 +
Intel got off to a bumpy start with major yield problems initially, but by {{intel|Skylake|l=arch}} yield has reached very healthy numbers. 14 nm became [[Intel]]'s 2nd generation FinFET transistors. Intel uses TiN pMOS / TiAlN nMOS as work function metals. Intel makes use of 193 nm immersion lithography with [[Self-Aligned Double Patterning]] (SADP) at the critical patterning layers. Compared to all other "14 nm nodes", Intel's process is the densest and considerably so, with >1.5x raw logic density.
 +
 +
Intel's 14 nm process has gone through multiple refinements optimizing higher clock speed, higher drive current, and lower power dissipation. The original "14nm" was used for their {{intel|Broadwell|l=arch}} and mainstream {{intel|Skylake|l=arch}} processors. They improved on their original process with a second process, "14nm+", offering 12% higher drive current at lower power. That process has been used for both {{intel|Kaby Lake|l=arch}} and Server/HEDT {{intel|Skylake SP|l=core}}/{{intel|Skylake X|X|l=core}} processors.
 +
 +
A third improved process, "14nm++", is set to begin in late 2017 and will further allow for +23-24% higher drive current for 52% less power vs the original 14nm process. The 14nm++ process also appear to have slightly relaxed poly pitch of 84 nm (from 70 nm). It's unknown what impact, if any, this will have on the density.
 +
 
[[File:intel 14nm gate.png|250px]]
 
[[File:intel 14nm gate.png|250px]]
 
{| class="wikitable collapsible collapsed"
 
{| class="wikitable collapsible collapsed"
Line 153: Line 230:
 
| Metal 2 || 52 || 0.65
 
| Metal 2 || 52 || 0.65
 
|}
 
|}
 +
 +
=== IBM ===
 +
[[File:ibm 14nm m1 cx.png|right|300px]]
 +
[[File:ibm 14nm m2 cx.png|right|300px]]
 +
IBM developed their own "14HP" (14nm High-Performance) process at their East Fishkill, NY plant. Note that the plant AND the process, along with numerous semiconductor technology IPs, were sold to [[GlobalFoundries]] in late 2014. GF still operates the plant (also by ex-IBM semiconductor engineers) and the process which is used by IBM for their various processors. This process was designed by IBM for their very large chips with effective power supply and clock distribution capable of producing dies as large as 700 mm² and larger with a hierarchical [[BEOL]] of 17 levels of copper interconnect for high performance wire-ability. It should be noted that GlobalFoundries had no such capabilities prior to their acquisition of IBM's plant, semiconductor manufacturing group, and IP portfolio.
 +
 +
IBM's HP 14nm CMOS process features a [[FinFET]] architecture on an [[silicon-on-insulator|SOI]] substrate. The use of SOI with [[FinFET]] gives IBM a number of unique advantages such as lower [[parasitic capacitance]] at the base of the fin as well as simplifies patterning of the active fins and minimizes their variability such as height and thickness. The architecture also includes high-density deep-trench [[embedded DRAM]] cells with a reported size of 0.0174 µm². The process features an L<sub>gate</sub> of 20nm and smaller (18nm to 27nm) which IBM reported to result in over 35% performance gain verses their HP 22nm process (for identical V<sub>dd</sub> = 0.80 V).
 +
 +
 +
{| class="wikitable collapsible collapsed"
 +
|-
 +
! colspan="3" | IBM 14nm Design Rules
 +
|-
 +
! Layer !! Pitch
 +
|-
 +
| Fin || 42 nm
 +
|-
 +
| Contacted Gate Pitch || 80 nm
 +
|-
 +
| Metal 1 || 64 nm
 +
|-
 +
| Metal 2 || 80 nm
 +
|-
 +
| Metal 3 || 128 nm
 +
|-
 +
| Metal 4 || 256 nm
 +
|-
 +
| Metal 5 || 512 nm
 +
|-
 +
| Metal 6 || 2.56 µm
 +
|}
 +
 +
=== Samsung ===
 +
[[File:ss 14-10nm.png|right|500px]]
 +
=== 14LPE ===
 +
=== 14LPP ===
 +
This process became Samsung's and GlobalFoundries first generation of FinFET-based transistors. Samsung uses TiN pMOS / TiAIC nMOS as work function metals. Samsung node has gone through a number of refinements from 14LPE (14 Low-Power Early) to 14LPP (14 Low-Power Performance) and further.
 +
=== 11LPP ===
 +
In late 2017, Samsung announced "11LPP" (11 Low-Power Plus) which is a further enhancement of 14LPP. 11LPP is reported to deliver up to 15% higher performance with enhanced design rules that allow for up to 10% reduction in area. Samsung expects 11LPP to enter mass production in late 2017 or early 2018
 +
 +
=== GlobalFoundries ===
 +
Building on top of Samsung's licensed 14nm process, GlobalFoundries announced the "12LP" (12 nm Leading Performance) process in late 2017 which is said to deliver up to 15% increase in density and 10% increase in performance through further cell optimization such as [[track reduction]].
 +
 +
=== UMC ===
 +
UMC announced the start of 14nm process mass production in February 2017. The 14nm process is their first process to use FinFET, and provides up to 55% higher performance and twice the gate density compared to their 28nm process.
 +
[[File:UMC_14nm_finfet.png|left|400px]]
 +
 +
{{clear}}
  
 
== Find models ==
 
== Find models ==
{{#ask:
+
{{#ask: [[instance of::microprocessor]] [[process::14 nm]]
[[instance of::microprocessor]]
+
  |?microprocessor family
[[process::14 nm]]
+
  |?microarchitecture
| ?full page name
+
  |?process
| ?name
+
  |?designer
  | ?microprocessor family
+
  |?manufacturer
  | ?microarchitecture
+
  |?first launched
  | ?process
+
  |?base frequency
  | ?designer
+
  |format=broadtable
  | ?manufacturer
+
|link=all
  | ?first launched
+
|headers=show
  | ?base frequency
+
|limit=0
  | format=template|link=all|sort=name|order=asc|headers=hide|mainlabel=-|intro=<table class="wikitable"><tr><th colspan="8">[[14 nm]] Microprocessors</th></tr><tr><th colspan="3">Model</th><th colspan="5">Specs</th></tr><tr><th>Model</th><th>Family</th><th>µarch</th><th>Process</th><th>Designer</th><th>Manufacturer</th><th>Intro</th><th>Freq</th></tr>|outro=</table>|limit=0|searchlabel=Click to browse all 14 nm MPU models|sep=,|template=proc table 1|userparam=9
+
|searchlabel=Click to browse all 14 nm MPU models
 +
|class=sortable wikitable smwtable
 
}}
 
}}
  
 
== 14 nm Microprocessors==
 
== 14 nm Microprocessors==
 +
* AMD
 +
{{collist
 +
| count = 4
 +
| style = padding-left: 30px
 +
|
 +
* {{amd|EPYC}}
 +
* {{amd|EPYC Embedded}}
 +
* {{amd|Ryzen 3}}
 +
* {{amd|Ryzen 5}}
 +
* {{amd|Ryzen 7}}
 +
* {{amd|Ryzen Embedded}}
 +
* {{amd|Ryzen Threadripper}}
 +
}}
 +
* Apple
 +
** {{apple|Ax}}
 
* Intel
 
* Intel
** {{intel|Atom x5}}
+
{{collist
** {{intel|Atom x7}}
+
| count = 6
** {{intel|Core i3}}
+
| style = padding-left: 30px
** {{intel|Core i5}}
+
|
** {{intel|Core i7}}
+
* {{intel|Atom x5}}
** {{intel|Core i7EE}}
+
* {{intel|Atom x7}}
** {{intel|pentium (2009)|Pentium}}
+
* {{intel|Core i3}}
** {{intel|Celeron}}
+
* {{intel|Core i5}}
** {{intel|Xeon}}
+
* {{intel|Core i7}}
** {{intel|Xeon D}}
+
* {{intel|Core i7EE}}
** {{intel|Xeon E3}}
+
* {{intel|Core i9}}
** {{intel|Xeon E5}}
+
* {{intel|pentium (2009)|Pentium}}
** {{intel|Xeon E7}}
+
* {{intel|Pentium Gold}}
* AMD
+
* {{intel|Pentium Silver}}
** {{amd|Ryzen}}
+
* {{intel|Celeron}}
 +
* {{intel|Xeon}}
 +
* {{intel|Xeon Bronze}}
 +
* {{intel|Xeon D}}
 +
* {{intel|Xeon E3}}
 +
* {{intel|Xeon E5}}
 +
* {{intel|Xeon E7}}
 +
* {{intel|Xeon Gold}}
 +
* {{intel|Xeon Platinum}}
 +
* {{intel|Xeon Silver}}
 +
}}
 +
* Samsung
 +
** {{samsung|Exynos}}
 +
* NXP
 +
** {{nxp|i.MX 8M Mini}}
  
 
{{expand list}}
 
{{expand list}}
Line 198: Line 353:
 
** {{intel|Kaby Lake|l=arch}}
 
** {{intel|Kaby Lake|l=arch}}
 
** {{intel|Coffee Lake|l=arch}}
 
** {{intel|Coffee Lake|l=arch}}
 +
** {{intel|Whiskey Lake|l=arch}}
 +
** {{intel|Amber Lake|l=arch}}
 +
** {{intel|Comet Lake|l=arch}}
 +
** {{intel|Cascade Lake|l=arch}}
 +
** {{intel|Cooper Lake|l=arch}}
 +
** {{intel|Rocket Lake|l=arch}}
 
* AMD
 
* AMD
 
** {{amd|Zen|l=arch}}
 
** {{amd|Zen|l=arch}}
** {{amd|Zen 2|l=arch}}
+
** {{amd|Zen refresh| l=arch}}
 +
** {{amd|Arctic Islands|l=arch}}
 +
** {{amd|Vega|l=arch}}
 
* IBM
 
* IBM
 
** {{ibm|POWER9|l=arch}}
 
** {{ibm|POWER9|l=arch}}
 +
** {{ibm|z14|l=arch}}
 +
* Samsung
 +
** {{samsung|Mongoose 1|l=arch}}
  
 
{{expand list}}
 
{{expand list}}
Line 208: Line 374:
 
== Documents ==
 
== Documents ==
 
* [[:File:14-nm-technology-fact-sheet.pdf|Intel's 14 nm Technology: Delivering Ultrafast, Energy-Sipping Products]]
 
* [[:File:14-nm-technology-fact-sheet.pdf|Intel's 14 nm Technology: Delivering Ultrafast, Energy-Sipping Products]]
 +
* [[:File:2015 InvestorMeeting Bill Holt WEB2.pdf|Intel's 14nm, Advancing Moore's Law, investor meeting]]
 +
* [[:File:Ruth-Brain-2017-Manufacturing.pdf|Intel's 14 nm technology leadership, Dr. Ruth Brain]]
  
 
== References ==
 
== References ==
Line 213: Line 381:
 
* Lin, C. H., et al. "High performance 14nm SOI FinFET CMOS technology with 0.0174 µm 2 embedded DRAM and 15 levels of Cu metallization." Electron Devices Meeting (IEDM), 2014 IEEE International. IEEE, 2014.
 
* Lin, C. H., et al. "High performance 14nm SOI FinFET CMOS technology with 0.0174 µm 2 embedded DRAM and 15 levels of Cu metallization." Electron Devices Meeting (IEDM), 2014 IEEE International. IEEE, 2014.
 
* Jan, C-H., et al. "A 14 nm SoC platform technology featuring 2 nd generation Tri-Gate transistors, 70 nm gate pitch, 52 nm metal pitch, and 0.0499 um 2 SRAM cells, optimized for low power, high performance and high density SoC products." VLSI Technology (VLSI Technology), 2015 Symposium on. IEEE, 2015.
 
* Jan, C-H., et al. "A 14 nm SoC platform technology featuring 2 nd generation Tri-Gate transistors, 70 nm gate pitch, 52 nm metal pitch, and 0.0499 um 2 SRAM cells, optimized for low power, high performance and high density SoC products." VLSI Technology (VLSI Technology), 2015 Symposium on. IEEE, 2015.
 +
* Song, Taejoong, et al. "A 14 nm FinFET 128 Mb SRAM With VMIN Enhancement Techniques for Low-Power Applications." IEEE Journal of Solid-State Circuits 50.1 (2015): 158-169.
 +
* Weber, Olivier, et al. "14nm FDSOI technology for high speed and energy efficient applications." VLSI Technology (VLSI-Technology): Digest of Technical Papers, 2014 Symposium on. IEEE, 2014.
 +
* Chen, Shyng-Tsong, et al. "64 nm pitch Cu dual-damascene interconnects using pitch split double exposure patterning scheme." Interconnect Technology Conference and 2011 Materials for Advanced Metallization (IITC/MAM), 2011 IEEE International. IEEE, 2011.
  
[[Category:Lithography]]
+
[[category:lithography]]

Latest revision as of 18:32, 25 May 2023

The 14 nanometer (14 nm) lithography process is a semiconductor manufacturing process node serving as shrink from the 22 nm process. The term "14 nm" is simply a commercial name for a generation of a certain size and its technology, as opposed to gate length or half pitch. The 14 nm node was introduced in 2014/2015 and has been replaced by the 10 nm process.

Industry[edit]

 
Process Name
1st Production
Lithography Lithography
Immersion
Exposure
Wafer Type
Size
Transistor Type
Voltage
 
Fin Pitch
Width
Height
Gate Length (Lg)
Contacted Gate Pitch (CPP)
Minimum Metal Pitch (MMP)
SRAM bitcell High-Perf (HP)
High-Density (HD)
Low-Voltage (LV)
DRAM bitcell eDRAM
Intel Samsung
Samsung consists of a process development collaboration between Samsung and GlobalFoundries. GlobalFoundries licenses Samsung's 14nm process at Fab8, New York.
IBM (Now GlobalFoundries) UMC Common Platform Alliance
The Common Platform Alliance is a joint collaboration between IBM, STMicroelectronics
SMIC
P1272 (CPU) / P1273 (SoC) 14LPE
1st generation; 14 nm Low Power Early
, 14LPP
2nd generation; 14 nm Low Power Performance
, 14LPC
3rd generation; 14 nm Low Power Cost [reduced]
, 14LPU
4th generation; 14 nm Low Power Ultimate
14HP
14nm High Performance
  14FDSOI 14FinFET
2014 2015 2017 2Q 2017    
193 nm 193 nm 193 nm 193 nm 193 nm 193 nm
Yes Yes Yes Yes Yes Yes
SADP LELE SADP   DP  
Bulk Bulk SOI Bulk SOI  
300 mm 300 mm 300 mm 300 mm 300 mm 300 mm
FinFET FinFET FinFET FinFET Planar FinFET
0.70 V 0.80 V 0.80 V   0.80 V  
Value 22 nm Δ Value 20 nm Δ Value 22 nm Δ Value 28 nm Δ Value 28 nm Δ Value [[ ]] Δ
42 nm 0.70x 48 nm N/A 42 nm N/A     N/A N/A
8 nm 1.00x 8 nm 10 nm    
42 nm 1.24x 37 nm 25 nm    
20 nm 0.77x 30 nm   18-26 nm 0.72-0.79x     20 nm 0.71x    
70 nm 0.78x 78 nm 1.22x 80 nm 0.80x     90 nm 0.79x    
52 nm 0.65x 64 nm 1.00x 64 nm 0.80x     64 nm 0.71x    
0.0706 µm² 0.54x 0.080 µm² 0.78x 0.0900 µm² 0.63x     0.090 µm² 0.59x    
0.0499 µm² 0.54x 0.064 µm² 0.79x 0.0810 µm² 0.81x     0.081 µm² 0.68x    
0.0588 µm² 0.54x                    
        0.0174 µm² 0.67x            

Composition[edit]

intel 14nm relative density.png
relative percentage of elements on 14nm chip.png

It's important to note that not all processes compete with each other. The process should cater to the products that will make use of the underlying technology. The composition of the actual integrated circuit also varies by manufacturer and by design due to different goals. For example, the cache on Apple's 14 nm A9 (manufactured by Samsung) accounts almost 1/3 of the entire chip whereas Intel's Broadwell cache accounts for only 10% of the entire chip. Likewise, Intel's Broadwell and Skylake target high-performance and incorporate a large amount of higher-speed elements which are inherently sparse. Tall cells account for almost 30% Skylake's composition and less than 1% on Apple's A8 or A9. Those numbers are somewhat expected given tall logic cells are generally optimized for performance and high frequency (e.g., high-switching circuitry in the CPU) whereas short cells are optimized for density (e.g., GPU shader arrays).

It should be noted that SRAM is the densest component of the process in a chip, with sometimes up to three or four times the density of logic cells that are used in the same process. It should be noted that in recent years, SRAM hasn't scaled as well as logic and I/O have either.

Intel[edit]

See also: Intel's Process Technology History

Intel got off to a bumpy start with major yield problems initially, but by Skylake yield has reached very healthy numbers. 14 nm became Intel's 2nd generation FinFET transistors. Intel uses TiN pMOS / TiAlN nMOS as work function metals. Intel makes use of 193 nm immersion lithography with Self-Aligned Double Patterning (SADP) at the critical patterning layers. Compared to all other "14 nm nodes", Intel's process is the densest and considerably so, with >1.5x raw logic density.

Intel's 14 nm process has gone through multiple refinements optimizing higher clock speed, higher drive current, and lower power dissipation. The original "14nm" was used for their Broadwell and mainstream Skylake processors. They improved on their original process with a second process, "14nm+", offering 12% higher drive current at lower power. That process has been used for both Kaby Lake and Server/HEDT Skylake SP/X processors.

A third improved process, "14nm++", is set to begin in late 2017 and will further allow for +23-24% higher drive current for 52% less power vs the original 14nm process. The 14nm++ process also appear to have slightly relaxed poly pitch of 84 nm (from 70 nm). It's unknown what impact, if any, this will have on the density.

intel 14nm gate.png

IBM[edit]

ibm 14nm m1 cx.png
ibm 14nm m2 cx.png

IBM developed their own "14HP" (14nm High-Performance) process at their East Fishkill, NY plant. Note that the plant AND the process, along with numerous semiconductor technology IPs, were sold to GlobalFoundries in late 2014. GF still operates the plant (also by ex-IBM semiconductor engineers) and the process which is used by IBM for their various processors. This process was designed by IBM for their very large chips with effective power supply and clock distribution capable of producing dies as large as 700 mm² and larger with a hierarchical BEOL of 17 levels of copper interconnect for high performance wire-ability. It should be noted that GlobalFoundries had no such capabilities prior to their acquisition of IBM's plant, semiconductor manufacturing group, and IP portfolio.

IBM's HP 14nm CMOS process features a FinFET architecture on an SOI substrate. The use of SOI with FinFET gives IBM a number of unique advantages such as lower parasitic capacitance at the base of the fin as well as simplifies patterning of the active fins and minimizes their variability such as height and thickness. The architecture also includes high-density deep-trench embedded DRAM cells with a reported size of 0.0174 µm². The process features an Lgate of 20nm and smaller (18nm to 27nm) which IBM reported to result in over 35% performance gain verses their HP 22nm process (for identical Vdd = 0.80 V).


Samsung[edit]

ss 14-10nm.png

14LPE[edit]

14LPP[edit]

This process became Samsung's and GlobalFoundries first generation of FinFET-based transistors. Samsung uses TiN pMOS / TiAIC nMOS as work function metals. Samsung node has gone through a number of refinements from 14LPE (14 Low-Power Early) to 14LPP (14 Low-Power Performance) and further.

11LPP[edit]

In late 2017, Samsung announced "11LPP" (11 Low-Power Plus) which is a further enhancement of 14LPP. 11LPP is reported to deliver up to 15% higher performance with enhanced design rules that allow for up to 10% reduction in area. Samsung expects 11LPP to enter mass production in late 2017 or early 2018

GlobalFoundries[edit]

Building on top of Samsung's licensed 14nm process, GlobalFoundries announced the "12LP" (12 nm Leading Performance) process in late 2017 which is said to deliver up to 15% increase in density and 10% increase in performance through further cell optimization such as track reduction.

UMC[edit]

UMC announced the start of 14nm process mass production in February 2017. The 14nm process is their first process to use FinFET, and provides up to 55% higher performance and twice the gate density compared to their 28nm process.

UMC 14nm finfet.png

Find models[edit]

Click to browse all 14 nm MPU models

14 nm Microprocessors[edit]

  • AMD
  • Apple
  • Intel

This list is incomplete; you can help by expanding it.

14 nm Microarchitectures[edit]

This list is incomplete; you can help by expanding it.

Documents[edit]

References[edit]

  • Natarajan, S., et al. "A 14nm logic technology featuring 2 nd-generation FinFET, air-gapped interconnects, self-aligned double patterning and a 0.0588 µm 2 SRAM cell size." Electron Devices Meeting (IEDM), 2014 IEEE International. IEEE, 2014.
  • Lin, C. H., et al. "High performance 14nm SOI FinFET CMOS technology with 0.0174 µm 2 embedded DRAM and 15 levels of Cu metallization." Electron Devices Meeting (IEDM), 2014 IEEE International. IEEE, 2014.
  • Jan, C-H., et al. "A 14 nm SoC platform technology featuring 2 nd generation Tri-Gate transistors, 70 nm gate pitch, 52 nm metal pitch, and 0.0499 um 2 SRAM cells, optimized for low power, high performance and high density SoC products." VLSI Technology (VLSI Technology), 2015 Symposium on. IEEE, 2015.
  • Song, Taejoong, et al. "A 14 nm FinFET 128 Mb SRAM With VMIN Enhancement Techniques for Low-Power Applications." IEEE Journal of Solid-State Circuits 50.1 (2015): 158-169.
  • Weber, Olivier, et al. "14nm FDSOI technology for high speed and energy efficient applications." VLSI Technology (VLSI-Technology): Digest of Technical Papers, 2014 Symposium on. IEEE, 2014.
  • Chen, Shyng-Tsong, et al. "64 nm pitch Cu dual-damascene interconnects using pitch split double exposure patterning scheme." Interconnect Technology Conference and 2011 Materials for Advanced Metallization (IITC/MAM), 2011 IEEE International. IEEE, 2011.