From WikiChip
Difference between revisions of "180 nm lithography process"
(→Industry) |
|||
Line 16: | Line 16: | ||
{{scrolling table/mid}} | {{scrolling table/mid}} | ||
|- | |- | ||
− | ! colspan="2" | [[Intel]] !! colspan="2" | [[Fujitsu]] !! colspan="2" | [[TSMC]] | + | ! colspan="2" | [[Intel]] !! colspan="2" | [[Fujitsu]] !! colspan="2" | [[TSMC]] !! colspan="2" | [[Motorola]] |
|- style="text-align: center;" | |- style="text-align: center;" | ||
− | | colspan="2" | P858 || colspan="2" | CS-80 || colspan="2" | | + | | colspan="2" | P858 || colspan="2" | CS-80 || colspan="2" | || colspan="2" | HiPerMOS 6 |
|- style="text-align: center;" | |- style="text-align: center;" | ||
− | | colspan="2" | 1999 || colspan="2" | 2000 || colspan="2" | 2000 | + | | colspan="2" | 1999 || colspan="2" | 2000 || colspan="2" | 2000 || colspan="2" | 2000 |
|- | |- | ||
− | ! Value !! [[250 nm]] Δ !! Value !! [[250 nm]] Δ !! Value !! [[250 nm]] Δ | + | ! Value !! [[250 nm]] Δ !! Value !! [[250 nm]] Δ !! Value !! [[250 nm]] Δ !! Value !! [[250 nm]] Δ |
|- | |- | ||
− | | 480 nm || 0.96x || ? nm || ?x || ? nm || ?x | + | | 480 nm || 0.96x || ? nm || ?x || ? nm || ?x || ? nm || ?x |
|- | |- | ||
− | | 500 nm || 0.82x || ? nm || ?x || ? nm || ?x | + | | 500 nm || 0.82x || ? nm || ?x || ? nm || ?x || ? nm || ?x |
|- | |- | ||
− | | 5.59 µm<sup>2</sup> || 0.54x || 4.18 µm<sup>2</sup> || ?x || 4.65 || 0.62x | + | | 5.59 µm<sup>2</sup> || 0.54x || 4.18 µm<sup>2</sup> || ?x || 4.65 || 0.62x || ? µm<sup>2</sup> || ?x |
{{scrolling table/end}} | {{scrolling table/end}} | ||
Revision as of 00:17, 27 April 2016
The 180 nm lithography process is a full node semiconductor manufacturing process following the 220 nm process stopgap. Commercial integrated circuit manufacturing using 180 nm process began in late 1998. This technology was replaced by with 150 nm process (HN) in 2000 and 130 nm process (FN) in 2001.
Industry
The 180 nm process was first to use Cu metalization as a replacement for Al for interconnects.
Industry
Fujitsu's 0.18 micron process (CS-80) is 6-layer FSG based.
Fab |
---|
Process Name |
1st Production |
|
Contacted Gate Pitch |
Interconnect Pitch (M1P) |
SRAM bit cell |
Intel | Fujitsu | TSMC | Motorola | ||||
---|---|---|---|---|---|---|---|
P858 | CS-80 | HiPerMOS 6 | |||||
1999 | 2000 | 2000 | 2000 | ||||
Value | 250 nm Δ | Value | 250 nm Δ | Value | 250 nm Δ | Value | 250 nm Δ |
480 nm | 0.96x | ? nm | ?x | ? nm | ?x | ? nm | ?x |
500 nm | 0.82x | ? nm | ?x | ? nm | ?x | ? nm | ?x |
5.59 µm2 | 0.54x | 4.18 µm2 | ?x | 4.65 | 0.62x | ? µm2 | ?x |
180 nm Microprocessors
- Intel
This list is incomplete; you can help by expanding it.
180 nm Microarchitectures
This list is incomplete; you can help by expanding it.