From WikiChip
Difference between revisions of "20 nm lithography process"
(→Industry) |
(→Industry) |
||
Line 11: | Line 11: | ||
{{scrolling table/mid}} | {{scrolling table/mid}} | ||
|- | |- | ||
− | ! colspan="2" | [[Samsung]] | + | ! colspan="2" | [[Samsung]] !! colspan="2" | [[TSMC]] |
|- | |- | ||
− | ! Value !! [[28 nm]] Δ | + | ! Value !! [[28 nm]] Δ !! Value !! [[28 nm]] Δ |
|- | |- | ||
− | | 64 nm || 0.71x | + | | 64 nm || 0.71x || 87 nm || 0.71x |
|- | |- | ||
− | | 64 nm || 0.67x | + | | 64 nm || 0.67x || 67 nm || 0.70x |
|- | |- | ||
− | | ? µm<sup>2</sup> || ?x | + | | ? µm<sup>2</sup> || ?x || 0.07 µm<sup>2</sup> || 0.45x |
{{scrolling table/end}} | {{scrolling table/end}} | ||
Revision as of 04:30, 24 April 2016
The 20 nm lithography process is a half-node semiconductor manufacturing process used as a stopgap between the 22 nm and 16 nm processes. Commercial integrated circuit manufacturing using 20 nm process began in 2014. This technology superseded by commercial 16 nm process.
Industry
Fab |
---|
|
Contacted Gate Pitch |
Interconnect Pitch (M1P) |
SRAM bit cell |
Samsung | TSMC | ||
---|---|---|---|
Value | 28 nm Δ | Value | 28 nm Δ |
64 nm | 0.71x | 87 nm | 0.71x |
64 nm | 0.67x | 67 nm | 0.70x |
? µm2 | ?x | 0.07 µm2 | 0.45x |
20 nm Microprocessors
This list is incomplete; you can help by expanding it.
20 nm System on Chips
This list is incomplete; you can help by expanding it.
20 nm Microarchitectures
This list is incomplete; you can help by expanding it.