From WikiChip
Difference between revisions of "350 nm lithography process"
(→Industry) |
|||
Line 13: | Line 13: | ||
{{scrolling table/mid}} | {{scrolling table/mid}} | ||
|- | |- | ||
− | ! [[Intel]] || [[IBM]] | + | ! colspan="2" | [[Intel]] || colspan="2" | [[IBM]] |
|- style="text-align: center;" | |- style="text-align: center;" | ||
− | | P854 || | + | | colspan="2" | P854 || colspan="2" | |
|- style="text-align: center;" | |- style="text-align: center;" | ||
− | | 1994 || 1994 | + | | colspan="2" | 1994 || colspan="2" | 1994 |
|- | |- | ||
− | ! Value !! Value | + | ! Value !! [[500 nm]] Δ !! Value !! [[500 nm]] Δ |
|- | |- | ||
− | | 550 nm || ? nm | + | | 550 nm || ?x || ? nm || ?x |
|- | |- | ||
− | | 880 nm || ? nm | + | | 880 nm || ?x || ? nm || ?x |
|- | |- | ||
− | | 18.1 µm<sup>2</sup> || ? µm<sup>2</sup> | + | | 18.1 µm<sup>2</sup> || 0.41x || ? µm<sup>2</sup> || ?x |
{{scrolling table/end}} | {{scrolling table/end}} | ||
=== Design Rules === | === Design Rules === |
Revision as of 09:24, 25 April 2016
The 350 nm lithography process is a full node semiconductor manufacturing process following the 500 nm process node. Commercial integrated circuit manufacturing using 350 nm process began in late 1995. 350 nm was phased out and replaced by 250 nm in 1999.
Industry
Fab |
---|
Process Name |
1st Production |
|
Contacted Gate Pitch |
Interconnect Pitch (M1P) |
SRAM bit cell |
Intel | IBM | ||
---|---|---|---|
P854 | |||
1994 | 1994 | ||
Value | 500 nm Δ | Value | 500 nm Δ |
550 nm | ?x | ? nm | ?x |
880 nm | ?x | ? nm | ?x |
18.1 µm2 | 0.41x | ? µm2 | ?x |
Design Rules
Intel 0.350 micron Design Rules | ||
---|---|---|
Layer | Pitch | Thick |
Isolation | ? nm | ? nm |
Polysilicon | ? nm | ? nm |
Metal 1 | 880 nm | 600 nm |
Metal 2 | 1.16 µm | 800 nm |
Metal 3 | 1.16 µm | 800 nm |
Metal 4 | 1.70 µm | 1.70 µm |
350 nm Microprocessors
This list is incomplete; you can help by expanding it.
350 nm Microarchitectures
This list is incomplete; you can help by expanding it.