-
WikiChip
WikiChip
-
Architectures
Popular x86
-
Intel
- Client
- Server
- Big Cores
- Small Cores
-
AMD
Popular ARM
-
ARM
- Server
- Big
- Little
-
Cavium
-
Samsung
-
-
Chips
Popular Families
-
Ampere
-
Apple
-
Cavium
-
HiSilicon
-
MediaTek
-
NXP
-
Qualcomm
-
Renesas
-
Samsung
-
From WikiChip
20 µm lithography process
Revision as of 22:04, 20 May 2018 by ChippyBot (talk | contribs) (Bot: Automated text replacement (-Category:Lithography +category:lithography))
(diff) ← Older revision | Latest revision (diff) | Newer revision → (diff)
Semiconductor lithography processes technology |
|
The 20 µm lithography process was the semiconductor process technology used by semiconductor companies during the mid to late 1960s. This process had an effective channel (Alu) length of roughly 20 µm between the source and drain (channel implant). The typical wafer size for this process was 0.875 inch (22 mm). The standard transistor packages those years were the TO-5 and TO-18 (Transistor Outline) metal-can packages and dual in-line packages.
Industry
Fab |
---|
1st Production |
Contacted Gate Pitch |
Interconnect Pitch |
Technology |
RCA |
---|
1968 |
? nm |
? nm |
CMOS |
20 µm Chips
- RCA
- CD4000 Series, earliest complete family of CMOS logic circuits
This list is incomplete; you can help by expanding it.