From WikiChip
Difference between revisions of "50 µm lithography process"

m (Bot: Automated text replacement (-Category:Lithography +category:lithography))
 
(3 intermediate revisions by 2 users not shown)
Line 1: Line 1:
 
{{lithography processes}}
 
{{lithography processes}}
The '''50 µm lithography process''' was the [[semiconductor process]] technology used by the major semiconductor companies during the years of 1963 and 1966. 50 µm was roughly the pitch between the centers of two smallest-sized transistors. The typical [[wafer]] size for this process at companies such as [[Fairchild]] was 0.875 inch (22 mm). The standard transistor packages those years were the [[TO-5]] and [[TO-18]] (Transistor Outline) metal-can packages.
+
The '''50 µm lithography process''' was the [[semiconductor process]] technology used by early semiconductor companies during the mid 1960s. This process had an effective channel (Alu) length of roughly 50 µm between the source and drain. The typical [[wafer]] size for this process at companies such as [[Fairchild]] was 0.875 inch (22 mm). The standard transistor packages those years were the [[TO-5]] and [[TO-18]] (Transistor Outline) metal-can packages.
  
  
  
 
{{stub}}
 
{{stub}}
[[Category:Lithography]]
+
[[category:lithography]]

Latest revision as of 22:04, 20 May 2018

The 50 µm lithography process was the semiconductor process technology used by early semiconductor companies during the mid 1960s. This process had an effective channel (Alu) length of roughly 50 µm between the source and drain. The typical wafer size for this process at companies such as Fairchild was 0.875 inch (22 mm). The standard transistor packages those years were the TO-5 and TO-18 (Transistor Outline) metal-can packages.


Text document with shapes.svg This article is still a stub and needs your attention. You can help improve this article by editing this page and adding the missing information.