From WikiChip
Difference between revisions of "10 µm lithography process"

Line 10: Line 10:
 
  |Metal Layers
 
  |Metal Layers
 
  |Technology
 
  |Technology
 +
|Wafer
 
}}
 
}}
 
{{scrolling table/mid}}
 
{{scrolling table/mid}}
Line 26: Line 27:
 
|-
 
|-
 
| PMOS || PMOS || PMOS || PMOS
 
| PMOS || PMOS || PMOS || PMOS
 +
|-
 +
| 2" || || ||
 
{{scrolling table/end}}
 
{{scrolling table/end}}
 
== 10 µm Microprocessors ==
 
== 10 µm Microprocessors ==

Revision as of 05:39, 26 April 2016

The 10 µm lithography process was the semiconductor process technology used by the major semiconductor companies during the years of 1967 and 1973. The typical wafer size for this process at companies such as Fairchild and TI were 1.5 inch (38 mm).

Industry

Fab
Process Name​
1st Production​
Contacted Gate Pitch​
Interconnect Pitch​
Metal Layers​
Technology​
Wafer
Intel TI RCA Fairchild
 
1970 1969 1969
 ? nm  ? nm  ? nm  ? nm
 ? nm  ? nm  ? nm  ? nm
2 2 2 2
PMOS PMOS PMOS PMOS
2"

10 µm Microprocessors

This list is incomplete; you can help by expanding it.


Click to browse all 10 µm models


Text document with shapes.svg This article is still a stub and needs your attention. You can help improve this article by editing this page and adding the missing information.