From WikiChip
Cortex-X4 (Hunter-ELP) - Microarchitectures - ARM
< arm holdings
Revision as of 09:01, 13 May 2025 by 95.24.54.111 (talk) (add links)
(diff) ← Older revision | Latest revision (diff) | Newer revision → (diff)

Edit Values
Cortex-X4 (Hunter-ELP) µarch
General Info
Arch TypeCPU
DesignerARM Holdings
ManufacturerTSMC
Introduction2023
Process10 nm, 7 nm, 5 nm
Core Configs1, 2, 4, 6, 8, 10, 12, 14
Pipeline
TypeSuperscalar, Pipelined
OoOEYes
SpeculativeYes
Reg RenamingYes
Stages384
Decode10-way
Instructions
ISAARMv9.2-A
ExtensionsFPU, NEON
Cache
L1I Cache64 KiB/core
4-way set associative
L1D Cache64 KiB/core
4-way set associative
L2 Cache2 MiB/core
8-way set associative
L3 Cache32 MiB/cluster
16-way set associative
Cores
Core NamesCortex-X4
Succession
Contemporary
Cortex-A720 (Hunter)
Cortex-A520 (Hayes)

Cortex-X4 (Hunter-ELP) is the successor to the Cortex-X3 (Makalu-ELP), a performance-enhanced version of the
Cortex-A720 (Hunter), low-power high-performance ARM microarchitecture designed by Arm for the mobile market.

Cortex-X[edit]

ARMCortex
Year Cortex-X Core Cortex-A Core
2020 Cortex-X1 (Hera)
Cortex-X1C (Hera-C)
Cortex-A78 (Hercules)
Cortex-A78C (Hera Prime)
2021 Cortex-X2
(Matterhorn-ELP)
Cortex-A710 (Matterhorn)
Cortex-A510 (Klein)
2022 Cortex-X3 (Makalu-ELP) Cortex-A715 (Makalu)
2023 Cortex-X4 (Hunter-ELP) Cortex-A720 (Hunter)
Cortex-A520 (Hayes)
2024 Cortex-X5 (Chaberton-ELP)
Cortex-X925 (Blackhawk)
Cortex-A720AE (Hunter-AE)
Cortex-A725 (Chaberton)
2025 Cortex-X930 (Travis) Cortex-A730 (Gelas)
Cortex-A530 (Nevis)

Architecture[edit]

Key changes from Cortex-X3[edit]

The processor implements the following changes:

  • Instruction set ARMv9.2-A
  • Decode width: 10
  • Rename / Dispatch width: 10 (increased from 8)
  • Reorder buffer (ROB): 384 entries (increased from 320)
  • Execution ports: 21 (increased from 15)
  • Pipeline length: 10 (increased from 9)
  • Up to 2 MiB of private L2 cache (increased from 1 MiB)
  • Micro-operation (MOP) cache removed (previously 1.5k entries)
  • DSU-120
    • Up to 14 cores (up from 12 cores)
    • Up to 32 MiB of shared L3 cache (increased from 16 MiB)

Performance claims:

  • 15% peak performance improvement over the Cortex-X3 in smartphones
(3.4GHz, 2MB L2, 8MB L3).
  • 13% IPC uplift over the Cortex-X3, when based on the same process, clock speed,
and L3 cache (but 2 MiB L2 vs 1 MiB L2) setup (also known as ISO-process).

Comparison[edit]

"Prime" core
Architecture Cortex-A78 Cortex-X1 Cortex-X2 Cortex-X3 Cortex-X4 Cortex-X925 Cortex-X930
Code name Hercules Hera Matterhorn-ELP Makalu-ELP Hunter-ELP Blackhawk Travis
ISA ARMv8.2-A ARMv9.0-A ARMv9.2-A
Peak clock speed ~3.0 GHz ~3.3 GHz ~3.4 GHz ~3.8 GHz ~4.2 GHz
Max in-flight 2x 160 2x 224 2x 288 2x 320 2x 384 2x 768
L0 (Mops entries) 1536 [1] 3072 1536 0
L1-I + L1-D 32+32 KiB 64+64 KiB 64+64 KiB 64+64 KiB
L2 128–512 KiB 0.25–1 MiB 0.5–2 MiB 2–3 MiB
L3 0–8 MiB [2] 0–16 MiB 0–32 MiB
Decode width 4 5 6 10 [3] 10
Dispatch 6/cycle 8/cycle 10/cycle

Processors[edit]

1× 2.8 GHz Kryo Prime (Cortex-X4) +
4× 2.6 GHz Kryo Gold (Cortex-A720) +
3× 1.9 GHz Kryo Silver (Cortex-A520)
1× @3.3GHz Kryo Prime (Cortex-X4) +
3× @3.15GHz Kryo Gold (Cortex-A720) +
2× @2.96GHz Kryo Gold (Cortex-A720) +
2× @2.27GHz Kryo Silver (Cortex-A520)
1× @3.05GHz Kryo Prime (Cortex-X4) +
5× @2.96GHz Kryo Gold (Cortex-A720) +
2× @2.04GHz Kryo Silver (Cortex-A520)
1× @3.4GHz Kryo Prime (Cortex-X4) +
3× @3.15GHz Kryo Gold (Cortex-A720) +
2× @2.96GHz Kryo Gold (Cortex-A720) +
2× @2.27GHz Kryo Silver (Cortex-A520)
1× @3.0GHz Kryo Prime (Cortex-X4) +
4× @2.8GHz Kryo Gold (Cortex-A720) +
3× @2.0GHz Kryo Silver (Cortex-A520)

References[edit]

  1. Arm's New Cortex-A78 and Cortex-X1 Microarchitectures: An Efficiency and Performance Divergence.
  2. Schor, David (2020-05-26). Arm Cortex-X1: The First From The Cortex-X Custom Program.
  3. (2023-05-29) Arm Cortex-X4, A720, and A520: 2024 smartphone CPUs deep dive.
codenameCortex-X4 (Hunter-ELP) +
core count1 +, 2 +, 4 +, 6 +, 8 +, 10 +, 12 + and 14 +
designerARM Holdings +
first launched2023 +
full page namearm holdings/microarchitectures/hunter-elp +
instance ofmicroarchitecture +
instruction set architectureARMv9.2-A +
manufacturerTSMC +
microarchitecture typeCPU +
nameCortex-X4 (Hunter-ELP) +
pipeline stages384 +
process10 nm (0.01 μm, 1.0e-5 mm) +, 7 nm (0.007 μm, 7.0e-6 mm) + and 5 nm (0.005 μm, 5.0e-6 mm) +