From WikiChip
Difference between revisions of "arm holdings/microarchitectures/poseidon"
< arm holdings

(Architecture)
(Zeus → Poseidon)
 
(4 intermediate revisions by 2 users not shown)
Line 2: Line 2:
 
{{microarchitecture
 
{{microarchitecture
 
|atype=CPU
 
|atype=CPU
|name=Ares
+
|name=Poseidon
 
|designer=ARM Holdings
 
|designer=ARM Holdings
 
|manufacturer=TSMC
 
|manufacturer=TSMC
|process 2=5 nm
+
|introduction=2021
 +
|process=5 nm
 
|oooe=Yes
 
|oooe=Yes
 
|speculative=Yes
 
|speculative=Yes
Line 19: Line 20:
  
 
== Release Dates ==
 
== Release Dates ==
Ares is expected to show up in products around 2021.
+
Poseidon is expected to show up in products around 2021.
  
 
== Process Technology ==
 
== Process Technology ==
Zeus specifically designed takes advantage of the power and area advantages of the [[5nm process]].
+
Poseidon specifically designed takes advantage of the power and area advantages of the [[5nm process]].
  
 
== Architecture ==
 
== Architecture ==
 
{{future information}}
 
{{future information}}
=== Key changes from {{\\|Ares}} ===
+
=== Key changes from {{\\|Zeus}} ===
 
* [[5 nm process]] (from [[7nm]])
 
* [[5 nm process]] (from [[7nm]])
 
{{expand list}}
 
{{expand list}}

Latest revision as of 03:38, 29 August 2019

Edit Values
Poseidon µarch
General Info
Arch TypeCPU
DesignerARM Holdings
ManufacturerTSMC
Introduction2021
Process5 nm
Pipeline
OoOEYes
SpeculativeYes
Reg RenamingYes
Succession

Poseidon is the successor to Zeus, a high-performance ARM microarchitecture designed by ARM Holdings for the server market. This microarchitecture is designed as a synthesizable IP core and is sold to other semiconductor companies to be implemented in their own chips.

History[edit]

Arm's server roadmap.

Poseidon was first announced by Drew Henry, Arm’s SVP and GM of Infrastructure Business Unit, at his TechCon 2018 keynote.

Release Dates[edit]

Poseidon is expected to show up in products around 2021.

Process Technology[edit]

Poseidon specifically designed takes advantage of the power and area advantages of the 5nm process.

Architecture[edit]

Symbol version future.svg Preliminary Data! Information presented in this article deal with future products, data, features, and specifications that have yet to be finalized, announced, or released. Information may be incomplete and can change by final release.

Key changes from Zeus[edit]

This list is incomplete; you can help by expanding it.

Bibliography[edit]

  • Drew Henry keynote, TechCon 2018 keynote.
codenameAres +
designerARM Holdings +
full page namearm holdings/microarchitectures/poseidon +
instance ofmicroarchitecture +
manufacturerTSMC +
microarchitecture typeCPU +
nameAres +