-
WikiChip
WikiChip
-
Architectures
Popular x86
-
Intel
- Client
- Server
- Big Cores
- Small Cores
-
AMD
Popular ARM
-
ARM
- Server
- Big
- Little
-
Cavium
-
Samsung
-
-
Chips
Popular Families
-
Ampere
-
Apple
-
Cavium
-
HiSilicon
-
MediaTek
-
NXP
-
Qualcomm
-
Renesas
-
Samsung
-
From WikiChip
Rome - Cores - AMD
< amd
| Edit Values | |
| Rome | |
| General Info | |
| Designer | AMD |
| Manufacturer | TSMC, GlobalFoundries |
| Introduction | May 16, 2017 (announced) |
| Microarchitecture | |
| ISA | x86-64 |
| Microarchitecture | Zen 2 |
| Word Size | 8 octets 64 bit16 nibbles |
| Process | 14 nm 0.014 μm , 7 nm1.4e-5 mm 0.007 μm 7.0e-6 mm |
| Technology | CMOS |
| Packaging | |
| Package | SP3, FCLGA-4094 (FC-OLGA) |
| Dimension | 75.4 mm 7.54 cm × 58.5 mm2.969 in 5.85 cm × 6.26 mm2.303 in 0.246 in |
| Pitch | 0.87 mm 0.0343 in × 1 mm0.0394 in |
| Contacts | 4094 |
| Socket | SP3, LGA-4094 |
| Succession | |
Rome codename for AMD's high-performance enterprise-level server multiprocessors based on the Zen 2 microarchitecture serving as a successor to Naples. Rome-based chips are fabricated on TSMC 7 nm process with some components made on GlobalFoundries 14 nm process.
See also
|
• Power
• Performance |
Retrieved from "https://en.wikichip.org/w/index.php?title=amd/cores/rome&oldid=84043"
Facts about "Rome - Cores - AMD"
| designer | AMD + |
| first announced | May 16, 2017 + |
| instance of | core + |
| isa | x86-64 + |
| manufacturer | TSMC + and GlobalFoundries + |
| microarchitecture | Zen 2 + |
| name | Rome + |
| package | SP3 + and FCLGA-4094 + |
| process | 14 nm (0.014 μm, 1.4e-5 mm) + and 7 nm (0.007 μm, 7.0e-6 mm) + |
| socket | SP3 + and LGA-4094 + |
| technology | CMOS + |
| word size | 64 bit (8 octets, 16 nibbles) + |