m (Bot: corrected param) |
|||
Line 1: | Line 1: | ||
{{intel title|4004}} | {{intel title|4004}} | ||
{{mpu | {{mpu | ||
− | | name | + | |name=4004 |
− | | image | + | |image=intel 4004 chip.jpg |
− | | image size | + | |image size=300px |
− | | caption | + | |caption=Intel C4004, 4004 in CerDIP |
− | | designer | + | |designer=Intel |
− | | manufacturer | + | |manufacturer=Intel |
− | | model number | + | |model number=4004 |
− | | part number | + | |part number=C4004 |
− | | part number 2 | + | |part number 2=D4004 |
− | | part number 3 | + | |part number 3=P4004 |
− | + | |market=Commercial | |
− | | market | + | |market 2=Industrial |
− | | market 2 | + | |first announced=November 15, 1971 |
− | | first announced | + | |first launched=December, 1971 |
− | | first launched | + | |last order=1982 |
− | | last order | + | |family=MCS-4 |
− | + | |series=MCS | |
− | + | |frequency=500 kHz | |
− | + | |frequency 2=740 kHz | |
− | | family | + | |isa=4004 |
− | | series | + | |isa family=4004 |
− | | frequency | + | |microarch=4004 |
− | | frequency 2 | + | |chipset=4001 |
− | + | |chipset 2=4002 | |
− | | isa | + | |chipset 3=4003 |
− | | isa | + | |process=10 µm |
− | | microarch | + | |transistors=2,250 |
− | | chipset | + | |technology=pMOS |
− | | chipset 2 | + | |die area=12 mm² |
− | | chipset 3 | + | |die length=4 mm |
− | | process | + | |die width=3 mm |
− | | transistors | + | |word size=4 bit |
− | | technology | + | |core count=1 |
− | | die area | + | |thread count=1 |
− | | die | + | |max memory addr=4 kB |
− | | die | + | |power=1 W |
− | | word size | + | |v core=15 V |
− | | core count | + | |v core tolerance=5% |
− | | thread count | + | |tstorage min=-55 °C |
− | + | |tstorage max=125 °C | |
− | + | |tambient min=0 °C | |
− | | max memory addr | + | |tambient max=70 °C |
− | + | |packaging=Yes | |
− | + | |package 0=CerDIP-16 | |
− | | power | + | |package 0 type=CerDIP |
− | + | |package 0 pins=16 | |
− | + | |package 0 pitch=2.54 mm | |
− | | v core | + | |package 0 width=18.7 mm |
− | | v core tolerance | + | |package 0 length=7.5 mm |
− | + | |package 0 height=5.1 mm | |
− | + | |package 1=DIP-16 | |
− | + | |package 1 type=DIP | |
− | + | |package 1 pins=16 | |
− | | tstorage min | + | |package 1 pitch=2.3 mm |
− | | tstorage max | + | |package 1 width=18.9 mm |
− | | tambient min | + | |package 1 length=6.2 mm |
− | | tambient max | + | |package 1 height=5.1 mm |
− | |||
− | | packaging | ||
− | | package 0 | ||
− | | package 0 type | ||
− | | package 0 pins | ||
− | | package 0 pitch | ||
− | | package 0 width | ||
− | | package 0 length | ||
− | | package 0 height | ||
− | | package 1 | ||
− | | package 1 type | ||
− | | package 1 pins | ||
− | | package 1 pitch | ||
− | | package 1 width | ||
− | | package 1 length | ||
− | | package 1 height | ||
}} | }} | ||
The '''Intel 4004''' was released by [[Intel Corporation]] in [[1971]] and was the first commercially available [[microprocessor]]. The 4004 was a [[4-bit architecture|4-bit CPU]], designed for use in the [[Busicom]] 141-PF printing calculator<ref>[http://www.intel.com/content/www/us/en/history/museum-story-of-intel-4004.html The Story of the Intel® 4004]</ref>. The chip, which is clocked at 740 KHz, employs a 10µm<ref>[http://www.intel.com/Assets/PDF/DataSheet/4004_datasheet.pdf 4004 Datasheet]</ref> process silicon-gate, capable of executing 92,000 instructions per second. The chip was capable of accessing 4KB of [[program memory]] and 640 bytes of RAM. The 4004 was part of the [[Intel MCS-4]] system. | The '''Intel 4004''' was released by [[Intel Corporation]] in [[1971]] and was the first commercially available [[microprocessor]]. The 4004 was a [[4-bit architecture|4-bit CPU]], designed for use in the [[Busicom]] 141-PF printing calculator<ref>[http://www.intel.com/content/www/us/en/history/museum-story-of-intel-4004.html The Story of the Intel® 4004]</ref>. The chip, which is clocked at 740 KHz, employs a 10µm<ref>[http://www.intel.com/Assets/PDF/DataSheet/4004_datasheet.pdf 4004 Datasheet]</ref> process silicon-gate, capable of executing 92,000 instructions per second. The chip was capable of accessing 4KB of [[program memory]] and 640 bytes of RAM. The 4004 was part of the [[Intel MCS-4]] system. |
Revision as of 21:17, 10 July 2017
Template:mpu The Intel 4004 was released by Intel Corporation in 1971 and was the first commercially available microprocessor. The 4004 was a 4-bit CPU, designed for use in the Busicom 141-PF printing calculator[1]. The chip, which is clocked at 740 KHz, employs a 10µm[2] process silicon-gate, capable of executing 92,000 instructions per second. The chip was capable of accessing 4KB of program memory and 640 bytes of RAM. The 4004 was part of the Intel MCS-4 system.
The microprocessor had a limited architecture, such as: only a 3-levels deep stack, a complex memory access scheme, and no interrupt support. In 1974 Intel released an enhanced version of the chip called the 4040.
Variations
Three primary source variations were produced by Intel: C4004, D4004 and the P4004. The Intel C4004 was the first chip to be manufactured; it had the gray traces visible on the white ceramic package itself. The C4004 was produced up until mid 1976, when production for the Intel D4004 began. The D4004 had a plastic, black ceramic package. The Intel P4004 is the plastic packaging version.
A couple secondary sources exists, which has been developed by National Semiconductor and Hitachi since mid-1975. National Semiconductor produced two versions: INS4004J and INS4004D. The INS4004J is a 16-pin black, ceramic DIP, while the INS4004D version is a 16-pin side-brazed, ceramic DIP. The other source was the HD35404 made by Hitachi. A third source was Microsystems International which actually manufactured an enhanced version of the chip since mid 1970 (also introduced in 1971).
Manufacturer | Model | Package |
---|---|---|
Intel | C4004 | 16-pin Ceramic DIP |
Intel | D4004 | 16-pin Ceramic DIP |
Intel | P4004 | 16-pin Plastic DIP |
National Semiconductor | INS4004D | 16-pin Ceramic DIP |
National Semiconductor | INS4004J | 16-pin side-brazed Ceramic DIP |
Hitachi | HD35404 | 16-pin DIP |
Microsystems International | MF7114 | ? |
Pinout
The 4004 has 16 pins that are used for i/o, memory controller, clock phases, power and reset.
Pin # | Pin Name | Purpose | Explanation |
---|---|---|---|
1 | D0 | Bidirectional data bus pins | Address and data communication to the ROM and RAM occurs on D0-D3. |
2 | D1 | ||
3 | D2 | ||
4 | D3 | ||
5 | Vss | Main Supply | |
6 | Clock Phase 1 | Clock inputs | |
7 | Clock Phase 2 | ||
8 | Sync | ROM & RAM Sync | Synchronizes the ROM and RAM by signaling the clock is on the raising edge. |
9 | Reset | Reset flag | A logic 1 clears all processor status registers and forces the program counter to jump to address 0x0. The RESET signal must be on for at least 64 clock cycles in order to take effect. |
10 | Test | Test logic state | Signal can be tested via the JCN instruction.
|
11 | CM-ROM | CM-ROM output | ROM selection signal used to retrieve data from memory. |
12 | VDD | VSS -15±5% | |
13 | CM-RAM3 | CM-ROM outputs | Bank selection signal for the 4002 RAM chips in the system. |
14 | CM-RAM2 | ||
15 | CM-RAM1 | ||
16 | CM-RAM0 |
Designers
Lead designers for the 4004 are:
- Ted Hoff
- Federico Faggin
- Stan Mazor
- Masatoshi Shim
Die Shot
- 10 µm process
- pMOS transistors
- 2,250 transistors
- 12 mm² die