(Created page with "{{amd title|EPYC 7252}} {{chip}}")  | 
				 (Fixed part number.)  | 
				||
| (11 intermediate revisions by 3 users not shown) | |||
| Line 1: | Line 1: | ||
{{amd title|EPYC 7252}}  | {{amd title|EPYC 7252}}  | ||
| − | {{chip}}  | + | {{chip  | 
| + | |name=EPYC 7252  | ||
| + | |no image=Yes  | ||
| + | |designer=AMD  | ||
| + | |manufacturer=TSMC  | ||
| + | |manufacturer 2=GlobalFoundries  | ||
| + | |model number=7252  | ||
| + | |part number=100-000000080  | ||
| + | |part number 2=100-100000080WOF  | ||
| + | |market=Server  | ||
| + | |first announced=August 7, 2019  | ||
| + | |first launched=August 7, 2019  | ||
| + | |release price=$475.00  | ||
| + | |family=EPYC  | ||
| + | |series=7002  | ||
| + | |locked=Yes  | ||
| + | |frequency=3,100 MHz  | ||
| + | |turbo frequency=3,200 MHz  | ||
| + | |clock multiplier=31  | ||
| + | |isa=x86-64  | ||
| + | |isa family=x86  | ||
| + | |microarch=Zen 2  | ||
| + | |core name=Rome  | ||
| + | |core family=23  | ||
| + | |core model=49  | ||
| + | |core stepping=B0  | ||
| + | |process=7 nm  | ||
| + | |process 2=14 nm  | ||
| + | |technology=CMOS  | ||
| + | |mcp=Yes  | ||
| + | |die count=3  | ||
| + | |word size=64 bit  | ||
| + | |core count=8  | ||
| + | |thread count=16  | ||
| + | |max memory=4 TiB  | ||
| + | |max cpus=2  | ||
| + | |tdp=120 W  | ||
| + | |package name 1=amd,socket_sp3  | ||
| + | |predecessor=EPYC 7251  | ||
| + | |predecessor link=amd/epyc/7251  | ||
| + | }}  | ||
| + | '''EPYC 7252''' is a {{arch|64}} [[octa-core]] [[x86]] server microprocessor designed and introduced by [[AMD]] in mid-[[2019]]. This [[multi-chip package|multi-chip processor]], which is based on the {{amd|Zen 2|Zen 2 microarchitecture|l=arch}}, incorporates two compute dies fabricated on a [[TSMC]] [[7 nm process]] and an I/O die fabricated on a [[GlobalFoundries]] [[14 nm process]]. The 7252 has a TDP of 120 W with a base frequency of 2.8 GHz and a {{amd|precision boost|boost}} frequency of up to 3.2 GHz. This processor supports up to two-way [[symmetric multiprocessing|SMP]] and up to 4 TiB of memory per socket.  | ||
| + | |||
| + | == Cache ==  | ||
| + | {{main|amd/microarchitectures/zen 2#Memory_Hierarchy|l1=Zen 2 § Cache}}  | ||
| + | {{cache size  | ||
| + | |l1 cache=512 KiB  | ||
| + | |l1i cache=256 KiB  | ||
| + | |l1i break=8x32 KiB  | ||
| + | |l1i desc=8-way set associative  | ||
| + | |l1d cache=256 KiB  | ||
| + | |l1d break=8x32 KiB  | ||
| + | |l1d desc=8-way set associative  | ||
| + | |l1d policy=write-back  | ||
| + | |l2 cache=4 MiB  | ||
| + | |l2 break=8x512 KiB  | ||
| + | |l2 desc=8-way set associative  | ||
| + | |l2 policy=write-back  | ||
| + | |l3 cache=64 MiB  | ||
| + | |l3 break=4x16 MiB  | ||
| + | }}  | ||
| + | |||
| + | == Memory controller ==  | ||
| + | This model supports up to 8 channels of up to DDR4-3200 memory<ref name="specs">[https://www.amd.com/en/products/cpu/amd-epyc-7252 "AMD EPYC™ 7252"]. <i>AMD.com</i>. Retrieved October 2020.</ref><ref name="datasheet">[https://www.amd.com/system/files/documents/AMD-EPYC-7002-Series-Datasheet.pdf "AMD EPYC™ 7002 Series Processors: A New Standard for the Modern Datacenter"], AMD Publ. #LE-70002, Rev. 02, April 2020</ref> with a theoretical maximum bandwidth of 25.6 GB/s (≈ 23.84 GiB/s) per channel, but is apparently bandwidth limited by the [[amd/infinity_fabric|IFOP]] links between the I/O die and its only two compute dies (effective bandwidth ≈ 55 GB/s per CCD at 1.46 GHz FCLK<ref name="isscc2020j-chiplet">Naffziger, Samuel; Lepak, Kevin; Paraschou, Milam; Subramony, Mahesh (2020). <i>2.2 AMD Chiplet Architecture for High-Performance Server and Desktop Products</i>. 2020 IEEE International Solid-State Circuits Conference. pp. 44-45. doi:[https://doi.org/10.1109/ISSCC19947.2020.9063103 10.1109/ISSCC19947.2020.9063103]</ref>). According to AMD this processor is "optimized for 4 channels with DDR4-2667 DIMMs" (≈ 21.3 GB/s per channel) and therefore has a "per-socket theoretical memory bandwidth 85.3 GB/s" (≈ 79.47 GiB/s).<ref name="datasheet"/>  | ||
| + | |||
| + | {{memory controller  | ||
| + | |type=DDR4-3200  | ||
| + | |ecc=Yes  | ||
| + | |max mem=4 TiB  | ||
| + | |controllers=8  | ||
| + | |channels=8  | ||
| + | |max bandwidth=190.7 GiB/s  | ||
| + | |bandwidth schan=23.84 GiB/s  | ||
| + | |bandwidth dchan=47.68 GiB/s  | ||
| + | |bandwidth qchan=95.37 GiB/s  | ||
| + | |bandwidth hchan=143.1 GiB/s  | ||
| + | |bandwidth ochan=190.7 GiB/s  | ||
| + | }}  | ||
| + | |||
| + | == Expansions ==  | ||
| + | {{expansions main  | ||
| + | |  | ||
| + | {{expansions entry  | ||
| + | |type=PCIe  | ||
| + | |pcie revision=4.0  | ||
| + | |pcie lanes=128  | ||
| + | |pcie config=x16  | ||
| + | |pcie config 2=x8  | ||
| + | }}  | ||
| + | }}  | ||
| + | |||
| + | == Features ==  | ||
| + | {{x86 features  | ||
| + | |real=Yes  | ||
| + | |protected=Yes  | ||
| + | |smm=Yes  | ||
| + | |fpu=Yes  | ||
| + | |x8616=Yes  | ||
| + | |x8632=Yes  | ||
| + | |x8664=Yes  | ||
| + | |nx=Yes  | ||
| + | |mmx=Yes  | ||
| + | |emmx=Yes  | ||
| + | |sse=Yes  | ||
| + | |sse2=Yes  | ||
| + | |sse3=Yes  | ||
| + | |ssse3=Yes  | ||
| + | |sse41=Yes  | ||
| + | |sse42=Yes  | ||
| + | |sse4a=Yes  | ||
| + | |sse_gfni=No  | ||
| + | |avx=Yes  | ||
| + | |avx_gfni=No  | ||
| + | |avx2=Yes  | ||
| + | |avx512f=No  | ||
| + | |avx512cd=No  | ||
| + | |avx512er=No  | ||
| + | |avx512pf=No  | ||
| + | |avx512bw=No  | ||
| + | |avx512dq=No  | ||
| + | |avx512vl=No  | ||
| + | |avx512ifma=No  | ||
| + | |avx512vbmi=No  | ||
| + | |avx5124fmaps=No  | ||
| + | |avx512vnni=No  | ||
| + | |avx5124vnniw=No  | ||
| + | |avx512vpopcntdq=No  | ||
| + | |avx512gfni=No  | ||
| + | |avx512vaes=No  | ||
| + | |avx512vbmi2=No  | ||
| + | |avx512bitalg=No  | ||
| + | |avx512vpclmulqdq=No  | ||
| + | |abm=Yes  | ||
| + | |tbm=No  | ||
| + | |bmi1=Yes  | ||
| + | |bmi2=Yes  | ||
| + | |fma3=Yes  | ||
| + | |fma4=No  | ||
| + | |aes=Yes  | ||
| + | |rdrand=Yes  | ||
| + | |sha=Yes  | ||
| + | |xop=No  | ||
| + | |adx=Yes  | ||
| + | |clmul=Yes  | ||
| + | |f16c=Yes  | ||
| + | |bfloat16=No  | ||
| + | |tbt1=No  | ||
| + | |tbt2=No  | ||
| + | |tbmt3=No  | ||
| + | |tvb=No  | ||
| + | |bpt=No  | ||
| + | |eist=No  | ||
| + | |sst=No  | ||
| + | |flex=No  | ||
| + | |fastmem=No  | ||
| + | |ivmd=No  | ||
| + | |intelnodecontroller=No  | ||
| + | |intelnode=No  | ||
| + | |kpt=No  | ||
| + | |ptt=No  | ||
| + | |intelrunsure=No  | ||
| + | |mbe=No  | ||
| + | |isrt=No  | ||
| + | |sba=No  | ||
| + | |mwt=No  | ||
| + | |sipp=No  | ||
| + | |att=No  | ||
| + | |ipt=No  | ||
| + | |tsx=No  | ||
| + | |txt=No  | ||
| + | |ht=No  | ||
| + | |vpro=No  | ||
| + | |vtx=No  | ||
| + | |vtd=No  | ||
| + | |ept=No  | ||
| + | |mpx=No  | ||
| + | |sgx=No  | ||
| + | |securekey=No  | ||
| + | |osguard=No  | ||
| + | |intqat=No  | ||
| + | |dlboost=No  | ||
| + | |3dnow=No  | ||
| + | |e3dnow=No  | ||
| + | |smartmp=No  | ||
| + | |powernow=No  | ||
| + | |amdvi=Yes  | ||
| + | |amdv=Yes  | ||
| + | |amdsme=Yes  | ||
| + | |amdtsme=Yes  | ||
| + | |amdsev=Yes  | ||
| + | |rvi=No  | ||
| + | |smt=Yes  | ||
| + | |sensemi=Yes  | ||
| + | |xfr=No  | ||
| + | |xfr2=No  | ||
| + | |mxfr=No  | ||
| + | |amdpb=No  | ||
| + | |amdpb2=Yes  | ||
| + | |amdpbod=No  | ||
| + | }}  | ||
| + | |||
| + | == References ==  | ||
| + | <references/>  | ||
Latest revision as of 18:48, 9 January 2021
| Edit Values | |
| EPYC 7252 | |
| General Info | |
| Designer | AMD | 
| Manufacturer | TSMC, GlobalFoundries | 
| Model Number | 7252 | 
| Part Number | 100-000000080, 100-100000080WOF  | 
| Market | Server | 
| Introduction | August 7, 2019 (announced) August 7, 2019 (launched)  | 
| Release Price | $475.00 | 
| Shop | Amazon | 
| General Specs | |
| Family | EPYC | 
| Series | 7002 | 
| Locked | Yes | 
| Frequency | 3,100 MHz | 
| Turbo Frequency | 3,200 MHz | 
| Clock multiplier | 31 | 
| Microarchitecture | |
| ISA | x86-64 (x86) | 
| Microarchitecture | Zen 2 | 
| Core Name | Rome | 
| Core Family | 23 | 
| Core Model | 49 | 
| Core Stepping | B0 | 
| Process | 7 nm, 14 nm | 
| Technology | CMOS | 
| MCP | Yes (3 dies) | 
| Word Size | 64 bit | 
| Cores | 8 | 
| Threads | 16 | 
| Max Memory | 4 TiB | 
| Multiprocessing | |
| Max SMP | 2-Way (Multiprocessor) | 
| Electrical | |
| TDP | 120 W | 
| Packaging | |
| Package | SP3, FCLGA-4094 (FC-OLGA) | 
| Dimension | 75.4 mm × 58.5 mm × 6.26 mm | 
| Pitch | 0.87 mm × 1 mm | 
| Contacts | 4094 | 
| Socket | SP3, LGA-4094 | 
| Succession | |
EPYC 7252 is a 64-bit octa-core x86 server microprocessor designed and introduced by AMD in mid-2019. This multi-chip processor, which is based on the Zen 2 microarchitecture, incorporates two compute dies fabricated on a TSMC 7 nm process and an I/O die fabricated on a GlobalFoundries 14 nm process. The 7252 has a TDP of 120 W with a base frequency of 2.8 GHz and a boost frequency of up to 3.2 GHz. This processor supports up to two-way SMP and up to 4 TiB of memory per socket.
Cache[edit]
- Main article: Zen 2 § Cache
 
| 
 Cache Organization  
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes.  | 
|||||||||||||||||||||||||||||||||||||
  | 
|||||||||||||||||||||||||||||||||||||
Memory controller[edit]
This model supports up to 8 channels of up to DDR4-3200 memory[1][2] with a theoretical maximum bandwidth of 25.6 GB/s (≈ 23.84 GiB/s) per channel, but is apparently bandwidth limited by the IFOP links between the I/O die and its only two compute dies (effective bandwidth ≈ 55 GB/s per CCD at 1.46 GHz FCLK[3]). According to AMD this processor is "optimized for 4 channels with DDR4-2667 DIMMs" (≈ 21.3 GB/s per channel) and therefore has a "per-socket theoretical memory bandwidth 85.3 GB/s" (≈ 79.47 GiB/s).[2]
| 
 Integrated Memory Controller 
 | 
||||||||||||||
  | 
||||||||||||||
Expansions[edit]
Expansion Options  | 
|||||
  | 
|||||
Features[edit]
[Edit/Modify Supported Features]
References[edit]
- ↑ "AMD EPYC™ 7252". AMD.com. Retrieved October 2020.
 - ↑ 2.0 2.1 "AMD EPYC™ 7002 Series Processors: A New Standard for the Modern Datacenter", AMD Publ. #LE-70002, Rev. 02, April 2020
 - ↑ Naffziger, Samuel; Lepak, Kevin; Paraschou, Milam; Subramony, Mahesh (2020). 2.2 AMD Chiplet Architecture for High-Performance Server and Desktop Products. 2020 IEEE International Solid-State Circuits Conference. pp. 44-45. doi:10.1109/ISSCC19947.2020.9063103
 
| Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki.  | EPYC 7252 - AMD#pcie + | 
| base frequency | 3,100 MHz (3.1 GHz, 3,100,000 kHz) + | 
| clock multiplier | 31 + | 
| core count | 8 + | 
| core family | 23 + | 
| core model | 49 + | 
| core name | Rome + | 
| core stepping | B0 + | 
| designer | AMD + | 
| die count | 3 + | 
| family | EPYC + | 
| first announced | August 7, 2019 + | 
| first launched | August 7, 2019 + | 
| full page name | amd/epyc/7252 + | 
| has advanced vector extensions | true + | 
| has advanced vector extensions 2 | true + | 
| has amd amd-v technology | true + | 
| has amd amd-vi technology | true + | 
| has amd precision boost 2 | true + | 
| has amd secure encrypted virtualization technology | true + | 
| has amd secure memory encryption technology | true + | 
| has amd sensemi technology | true + | 
| has amd transparent secure memory encryption technology | true + | 
| has ecc memory support | true + | 
| has feature | Advanced Vector Extensions +, Advanced Vector Extensions 2 +, Advanced Encryption Standard Instruction Set Extension +, SenseMI Technology + and Precision Boost 2 + | 
| has locked clock multiplier | true + | 
| has simultaneous multithreading | true + | 
| has x86 advanced encryption standard instruction set extension | true + | 
| instance of | microprocessor + | 
| is multi-chip package | true + | 
| isa | x86-64 + | 
| isa family | x86 + | 
| l1$ size | 512 KiB (524,288 B, 0.5 MiB) + | 
| l1d$ description | 8-way set associative + | 
| l1d$ size | 256 KiB (262,144 B, 0.25 MiB) + | 
| l1i$ description | 8-way set associative + | 
| l1i$ size | 256 KiB (262,144 B, 0.25 MiB) + | 
| l2$ description | 8-way set associative + | 
| l2$ size | 4 MiB (4,096 KiB, 4,194,304 B, 0.00391 GiB) + | 
| l3$ size | 64 MiB (65,536 KiB, 67,108,864 B, 0.0625 GiB) + | 
| ldate | August 7, 2019 + | 
| manufacturer | TSMC + and GlobalFoundries + | 
| market segment | Server + | 
| max cpu count | 2 + | 
| max memory | 4,194,304 MiB (4,294,967,296 KiB, 4,398,046,511,104 B, 4,096 GiB, 4 TiB) + | 
| max memory bandwidth | 190.7 GiB/s (195,276.8 MiB/s, 204.763 GB/s, 204,762.566 MB/s, 0.186 TiB/s, 0.205 TB/s) + | 
| max memory channels | 8 + | 
| microarchitecture | Zen 2 + | 
| model number | 7252 + | 
| name | EPYC 7252 + | 
| package | SP3 + and FCLGA-4094 + | 
| part number | 100-000000080 + and 100-100000080WOF + | 
| process | 7 nm (0.007 μm, 7.0e-6 mm) + and 14 nm (0.014 μm, 1.4e-5 mm) + | 
| release price | $ 475.00 (€ 427.50, £ 384.75, ¥ 49,081.75) + | 
| series | 7002 + | 
| smp max ways | 2 + | 
| socket | SP3 + and LGA-4094 + | 
| supported memory type | DDR4-3200 + | 
| tdp | 120 W (120,000 mW, 0.161 hp, 0.12 kW) + | 
| technology | CMOS + | 
| thread count | 16 + | 
| turbo frequency | 3,200 MHz (3.2 GHz, 3,200,000 kHz) + | 
| word size | 64 bit (8 octets, 16 nibbles) + |