From WikiChip
Difference between revisions of "zhaoxin/microarchitectures/zhangjiang"
< zhaoxin

(Brands)
 
(4 intermediate revisions by 3 users not shown)
Line 26: Line 26:
 
! Family !! Series !! Description
 
! Family !! Series !! Description
 
|-
 
|-
| {{zhaoxin|KaiXian}} || 4000 || Desktop, Laptops
+
| {{zhaoxin|KaiXian}} || C/C+ (4000) || Desktop, Laptops
 
|-
 
|-
| {{zhaoxin|Kaisheng}} || 20000 || Storage, Servers
+
| {{zhaoxin|Kaisheng}} || C+ (4000) || Storage, Servers
 
|}
 
|}
  
 
== Process Technology ==
 
== Process Technology ==
WuDaoKou is manufactured on [[TSMC]]'s [[28 nm process]].
+
ZhangJiang is manufactured on [[HLMC]]'s [[28 nm process]].
  
 
== Architecture ==
 
== Architecture ==
Line 40: Line 40:
 
** Support for Chinese Hash Algorithms [[SM3]] and [[SM4]]
 
** Support for Chinese Hash Algorithms [[SM3]] and [[SM4]]
 
{{expand list}}
 
{{expand list}}
 +
 +
==== New instructions ====
 +
ZhangJiang introduced a number of {{x86|extensions|new instructions}}:
 +
 +
* {{x86|SM3|<code>SM3</code>}} - [[Hardware acceleration]] for SM3 hashing operations
 +
* {{x86|SM4|<code>SM4</code>}} - Hardware acceleration for SM4 hashing operations
 +
 +
== Die ==
 +
* TSMC's [[28 nm process]]
 +
* 300,000,000 transistors

Latest revision as of 20:12, 15 September 2021

Edit Values
ZhangJiang µarch
General Info
Arch TypeCPU
DesignerZhaoxin
ManufacturerTSMC
Introduction2015
Process28 nm
Core Configs2, 4, 8
Pipeline
TypeSuperscalar
OoOEYes
SpeculativeYes
Reg RenamingYes
Instructions
ISAx86-64
Succession

ZhangJiang is the successor to Isaiah II, a 28 nm x86 microarchitecture designed by Zhaoxin for mainstream laptops, desktops, and servers.

Brands[edit]

Family Series Description
KaiXian C/C+ (4000) Desktop, Laptops
Kaisheng C+ (4000) Storage, Servers

Process Technology[edit]

ZhangJiang is manufactured on HLMC's 28 nm process.

Architecture[edit]

It is believed that this architecture is largely based on VIA's Isaiah II.

Key changes from Isaiah II[edit]

This list is incomplete; you can help by expanding it.

New instructions[edit]

ZhangJiang introduced a number of new instructions:

Die[edit]

codenameZhangJiang +
core count2 +, 4 + and 8 +
designerZhaoxin +
first launched2015 +
full page namezhaoxin/microarchitectures/zhangjiang +
instance ofmicroarchitecture +
instruction set architecturex86-64 +
manufacturerTSMC +
microarchitecture typeCPU +
nameZhangJiang +
process28 nm (0.028 μm, 2.8e-5 mm) +