From WikiChip
Difference between revisions of "intel/xeon bronze/3104"
(Created page with "{{intel title|Xeon Bronze 3104}} {{mpu |future=Yes |name=Xeon Bronze 3104 |no image=Yes |designer=Intel |manufacturer=Intel |model number=3104 |market=Server |family=Xeon Bron...") |
|||
| (33 intermediate revisions by 3 users not shown) | |||
| Line 1: | Line 1: | ||
{{intel title|Xeon Bronze 3104}} | {{intel title|Xeon Bronze 3104}} | ||
| − | {{ | + | {{chip |
| − | |||
|name=Xeon Bronze 3104 | |name=Xeon Bronze 3104 | ||
| − | | | + | |image=skylake sp (basic).png |
|designer=Intel | |designer=Intel | ||
|manufacturer=Intel | |manufacturer=Intel | ||
|model number=3104 | |model number=3104 | ||
| + | |part number=BX806733104 | ||
| + | |part number 2=CD8067303562000 | ||
| + | |s-spec=SR3GM | ||
| + | |s-spec qs=QN0D | ||
|market=Server | |market=Server | ||
| + | |market 2=Workstation | ||
| + | |first announced=July 11, 2017 | ||
| + | |first launched=July 11, 2017 | ||
| + | |release price=$213.00 | ||
|family=Xeon Bronze | |family=Xeon Bronze | ||
|series=3000 | |series=3000 | ||
|locked=Yes | |locked=Yes | ||
| + | |frequency=1,700 MHz | ||
| + | |clock multiplier=17 | ||
| + | |cpuid=0x50654 | ||
|isa=x86-64 | |isa=x86-64 | ||
|isa family=x86 | |isa family=x86 | ||
| − | |microarch=Skylake | + | |microarch=Skylake (server) |
|platform=Purley | |platform=Purley | ||
|chipset=Lewisburg | |chipset=Lewisburg | ||
|core name=Skylake SP | |core name=Skylake SP | ||
|core family=6 | |core family=6 | ||
| + | |core stepping=U0 | ||
|process=14 nm | |process=14 nm | ||
|technology=CMOS | |technology=CMOS | ||
|word size=64 bit | |word size=64 bit | ||
| − | |package | + | |core count=6 |
| + | |thread count=6 | ||
| + | |max memory=768 GiB | ||
| + | |max cpus=2 | ||
| + | |smp interconnect=UPI | ||
| + | |smp interconnect links=2 | ||
| + | |smp interconnect rate=9.6 GT/s | ||
| + | |tdp=85 W | ||
| + | |tcase min=0 °C | ||
| + | |tcase max=78 °C | ||
| + | |dts min=0 °C | ||
| + | |dts max=89 °C | ||
| + | |package name 1=intel,fclga_3647 | ||
| + | |successor=Xeon Bronze 3204 | ||
| + | |successor link=intel/xeon_bronze/3204 | ||
}} | }} | ||
| + | '''Xeon Bronze 3104''' is a {{arch|64}} [[hexa-core]] [[x86]] dual-socket entry-level server and workstation microprocessor introduced by [[Intel]] in mid-2017. The Bronze 3104, which is based on the server configuration of the {{intel|Skylake (server)|Skylake|l=arch}} microarchitecture and is manufactured on a [[14 nm process]] sports 1 {{x86|AVX-512}} [[FMA]] unit as well as two {{intel|Ultra Path Interconnect}} links. This microprocessor, which operates at 1.7 GHz with a TDP of 85 W, supports up 768 GiB of hexa-channel DDR4-2133 ECC memory. | ||
| + | |||
| + | == Cache == | ||
| + | {{main|intel/microarchitectures/skylake_(server)#Memory_Hierarchy|l1=Skylake § Cache}} | ||
| + | {{cache size | ||
| + | |l1 cache=384 KiB | ||
| + | |l1i cache=192 KiB | ||
| + | |l1i break=6x32 KiB | ||
| + | |l1i desc=8-way set associative | ||
| + | |l1d cache=192 KiB | ||
| + | |l1d break=6x32 KiB | ||
| + | |l1d desc=8-way set associative | ||
| + | |l1d policy=write-back | ||
| + | |l2 cache=6 MiB | ||
| + | |l2 break=6x1 MiB | ||
| + | |l2 desc=16-way set associative | ||
| + | |l2 policy=write-back | ||
| + | |l3 cache=8.25 MiB | ||
| + | |l3 break=6x1.375 MiB | ||
| + | |l3 desc=11-way set associative | ||
| + | |l3 policy=write-back | ||
| + | }} | ||
| + | |||
| + | == Memory controller == | ||
| + | {{memory controller | ||
| + | |type=DDR4-2133 | ||
| + | |ecc=Yes | ||
| + | |max mem=768 GiB | ||
| + | |controllers=2 | ||
| + | |channels=6 | ||
| + | |max bandwidth=95.37 GiB/s | ||
| + | |bandwidth schan=15.89 GiB/s | ||
| + | |bandwidth dchan=31.79 GiB/s | ||
| + | |bandwidth qchan=63.58 GiB/s | ||
| + | |bandwidth hchan=95.37 GiB/s | ||
| + | }} | ||
| + | |||
| + | == Expansions == | ||
| + | {{expansions | ||
| + | | pcie revision = 3.0 | ||
| + | | pcie lanes = 48 | ||
| + | | pcie config = x16 | ||
| + | | pcie config 2 = x8 | ||
| + | | pcie config 3 = x4 | ||
| + | }} | ||
| + | |||
| + | == Features == | ||
| + | {{x86 features | ||
| + | |real=Yes | ||
| + | |protected=Yes | ||
| + | |smm=Yes | ||
| + | |fpu=Yes | ||
| + | |x8616=Yes | ||
| + | |x8632=Yes | ||
| + | |x8664=Yes | ||
| + | |nx=Yes | ||
| + | |mmx=Yes | ||
| + | |emmx=Yes | ||
| + | |sse=Yes | ||
| + | |sse2=Yes | ||
| + | |sse3=Yes | ||
| + | |ssse3=Yes | ||
| + | |sse41=Yes | ||
| + | |sse42=Yes | ||
| + | |sse4a=No | ||
| + | |avx=Yes | ||
| + | |avx2=Yes | ||
| + | |avx512f=Yes | ||
| + | |avx512cd=Yes | ||
| + | |avx512er=No | ||
| + | |avx512pf=No | ||
| + | |avx512bw=Yes | ||
| + | |avx512dq=Yes | ||
| + | |avx512vl=Yes | ||
| + | |avx512ifma=No | ||
| + | |avx512vbmi=No | ||
| + | |avx5124fmaps=No | ||
| + | |avx5124vnniw=No | ||
| + | |avx512vpopcntdq=No | ||
| + | |abm=Yes | ||
| + | |tbm=No | ||
| + | |bmi1=Yes | ||
| + | |bmi2=Yes | ||
| + | |fma3=Yes | ||
| + | |fma4=No | ||
| + | |aes=Yes | ||
| + | |rdrand=Yes | ||
| + | |sha=No | ||
| + | |xop=No | ||
| + | |adx=Yes | ||
| + | |clmul=Yes | ||
| + | |f16c=Yes | ||
| + | |tbt1=No | ||
| + | |tbt2=No | ||
| + | |tbmt3=No | ||
| + | |bpt=No | ||
| + | |eist=Yes | ||
| + | |sst=Yes | ||
| + | |flex=No | ||
| + | |fastmem=No | ||
| + | |ivmd=Yes | ||
| + | |intelnode=Yes | ||
| + | |kpt=Yes | ||
| + | |ptt=Yes | ||
| + | |mbe=Yes | ||
| + | |isrt=No | ||
| + | |sba=No | ||
| + | |mwt=No | ||
| + | |sipp=No | ||
| + | |att=No | ||
| + | |ipt=No | ||
| + | |tsx=Yes | ||
| + | |txt=Yes | ||
| + | |ht=No | ||
| + | |vpro=Yes | ||
| + | |vtx=Yes | ||
| + | |vtd=Yes | ||
| + | |ept=Yes | ||
| + | |mpx=No | ||
| + | |sgx=No | ||
| + | |securekey=No | ||
| + | |osguard=No | ||
| + | |3dnow=No | ||
| + | |e3dnow=No | ||
| + | |smartmp=No | ||
| + | |powernow=No | ||
| + | |amdvi=No | ||
| + | |amdv=No | ||
| + | |amdsme=No | ||
| + | |amdtsme=No | ||
| + | |amdsev=No | ||
| + | |rvi=No | ||
| + | |smt=No | ||
| + | |sensemi=No | ||
| + | |xfr=No | ||
| + | }} | ||
| + | |||
| + | == Frequencies == | ||
| + | {{see also|intel/frequency_behavior|l1=Intel's CPU Frequency Behavior}} | ||
| + | {{frequency table | ||
| + | |freq_base=1,700 MHz | ||
| + | |freq_1=1,700 MHz | ||
| + | |freq_2=1,700 MHz | ||
| + | |freq_3=1,700 MHz | ||
| + | |freq_4=1,700 MHz | ||
| + | |freq_5=1,700 MHz | ||
| + | |freq_6=1,700 MHz | ||
| + | |freq_avx2_base=1,300 MHz | ||
| + | |freq_avx2_1=1,300 MHz | ||
| + | |freq_avx2_2=1,300 MHz | ||
| + | |freq_avx2_3=1,300 MHz | ||
| + | |freq_avx2_4=1,300 MHz | ||
| + | |freq_avx2_5=1,300 MHz | ||
| + | |freq_avx2_6=1,300 MHz | ||
| + | |freq_avx512_base=800 MHz | ||
| + | |freq_avx512_1=800 MHz | ||
| + | |freq_avx512_2=800 MHz | ||
| + | |freq_avx512_3=800 MHz | ||
| + | |freq_avx512_4=800 MHz | ||
| + | |freq_avx512_5=800 MHz | ||
| + | |freq_avx512_6=800 MHz | ||
| + | }} | ||
| + | |||
| + | [[Category:microprocessor models by intel based on skylake low core count die]] | ||
Latest revision as of 22:21, 28 December 2019
| Edit Values | |
| Xeon Bronze 3104 | |
| General Info | |
| Designer | Intel |
| Manufacturer | Intel |
| Model Number | 3104 |
| Part Number | BX806733104, CD8067303562000 |
| S-Spec | SR3GM QN0D (QS) |
| Market | Server, Workstation |
| Introduction | July 11, 2017 (announced) July 11, 2017 (launched) |
| Release Price | $213.00 |
| Shop | Amazon |
| General Specs | |
| Family | Xeon Bronze |
| Series | 3000 |
| Locked | Yes |
| Frequency | 1,700 MHz |
| Clock multiplier | 17 |
| CPUID | 0x50654 |
| Microarchitecture | |
| ISA | x86-64 (x86) |
| Microarchitecture | Skylake (server) |
| Platform | Purley |
| Chipset | Lewisburg |
| Core Name | Skylake SP |
| Core Family | 6 |
| Core Stepping | U0 |
| Process | 14 nm |
| Technology | CMOS |
| Word Size | 64 bit |
| Cores | 6 |
| Threads | 6 |
| Max Memory | 768 GiB |
| Multiprocessing | |
| Max SMP | 2-Way (Multiprocessor) |
| Interconnect | UPI |
| Interconnect Links | 2 |
| Interconnect Rate | 9.6 GT/s |
| Electrical | |
| TDP | 85 W |
| Tcase | 0 °C – 78 °C |
| TDTS | 0 °C – 89 °C |
| Packaging | |
| Package | FCLGA-3647 (FCLGA) |
| Dimension | 76.16 mm × 56.6 mm |
| Pitch | 0.8585 mm × 0.9906 mm |
| Contacts | 3647 |
| Socket | Socket P, LGA-3647 |
| Succession | |
Xeon Bronze 3104 is a 64-bit hexa-core x86 dual-socket entry-level server and workstation microprocessor introduced by Intel in mid-2017. The Bronze 3104, which is based on the server configuration of the Skylake microarchitecture and is manufactured on a 14 nm process sports 1 AVX-512 FMA unit as well as two Ultra Path Interconnect links. This microprocessor, which operates at 1.7 GHz with a TDP of 85 W, supports up 768 GiB of hexa-channel DDR4-2133 ECC memory.
Cache[edit]
- Main article: Skylake § Cache
|
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
|||||||||||||||||||||||||||||||||||||
Memory controller[edit]
|
Integrated Memory Controller
|
||||||||||||||
|
||||||||||||||
Expansions[edit]
|
Expansion Options
|
||||||||
|
||||||||
Features[edit]
[Edit/Modify Supported Features]
Frequencies[edit]
- See also: Intel's CPU Frequency Behavior
| Mode | Base | Turbo Frequency/Active Cores | |||||
|---|---|---|---|---|---|---|---|
| 1 | 2 | 3 | 4 | 5 | 6 | ||
| Normal | 1,700 MHz | 1,700 MHz | 1,700 MHz | 1,700 MHz | 1,700 MHz | 1,700 MHz | 1,700 MHz |
| AVX2 | 1,300 MHz | 1,300 MHz | 1,300 MHz | 1,300 MHz | 1,300 MHz | 1,300 MHz | 1,300 MHz |
| AVX512 | 800 MHz | 800 MHz | 800 MHz | 800 MHz | 800 MHz | 800 MHz | 800 MHz |
Facts about "Xeon Bronze 3104 - Intel"
| Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki. | Xeon Bronze 3104 - Intel#io + |
| base frequency | 1,700 MHz (1.7 GHz, 1,700,000 kHz) + |
| chipset | Lewisburg + |
| clock multiplier | 17 + |
| core count | 6 + |
| core family | 6 + |
| core name | Skylake SP + |
| core stepping | U0 + |
| cpuid | 0x50654 + |
| designer | Intel + |
| family | Xeon Bronze + |
| first announced | July 11, 2017 + |
| first launched | July 11, 2017 + |
| full page name | intel/xeon bronze/3104 + |
| has advanced vector extensions | true + |
| has advanced vector extensions 2 | true + |
| has advanced vector extensions 512 | true + |
| has ecc memory support | true + |
| has extended page tables support | true + |
| has feature | Advanced Vector Extensions +, Advanced Vector Extensions 2 +, Advanced Vector Extensions 512 +, Advanced Encryption Standard Instruction Set Extension +, Enhanced SpeedStep Technology +, Speed Shift Technology +, Trusted Execution Technology +, Intel vPro Technology +, Intel VT-x +, Intel VT-d +, Extended Page Tables + and Transactional Synchronization Extensions + |
| has intel enhanced speedstep technology | true + |
| has intel speed shift technology | true + |
| has intel trusted execution technology | true + |
| has intel vpro technology | true + |
| has intel vt-d technology | true + |
| has intel vt-x technology | true + |
| has locked clock multiplier | true + |
| has second level address translation support | true + |
| has transactional synchronization extensions | true + |
| has x86 advanced encryption standard instruction set extension | true + |
| instance of | microprocessor + |
| isa | x86-64 + |
| isa family | x86 + |
| l1$ size | 384 KiB (393,216 B, 0.375 MiB) + |
| l1d$ description | 8-way set associative + |
| l1d$ size | 192 KiB (196,608 B, 0.188 MiB) + |
| l1i$ description | 8-way set associative + |
| l1i$ size | 192 KiB (196,608 B, 0.188 MiB) + |
| l2$ description | 16-way set associative + |
| l2$ size | 6 MiB (6,144 KiB, 6,291,456 B, 0.00586 GiB) + |
| l3$ description | 11-way set associative + |
| l3$ size | 8.25 MiB (8,448 KiB, 8,650,752 B, 0.00806 GiB) + |
| ldate | July 11, 2017 + |
| main image | |
| manufacturer | Intel + |
| market segment | Server + and Workstation + |
| max case temperature | 351.15 K (78 °C, 172.4 °F, 632.07 °R) + |
| max cpu count | 2 + |
| max dts temperature | 89 °C + |
| max memory | 786,432 MiB (805,306,368 KiB, 824,633,720,832 B, 768 GiB, 0.75 TiB) + |
| max memory bandwidth | 95.37 GiB/s (97,658.88 MiB/s, 102.403 GB/s, 102,402.758 MB/s, 0.0931 TiB/s, 0.102 TB/s) + |
| max memory channels | 6 + |
| max pcie lanes | 48 + |
| microarchitecture | Skylake (server) + |
| min case temperature | 273.15 K (0 °C, 32 °F, 491.67 °R) + |
| min dts temperature | 0 °C + |
| model number | 3104 + |
| name | Xeon Bronze 3104 + |
| package | FCLGA-3647 + |
| part number | BX806733104 + and CD8067303562000 + |
| platform | Purley + |
| process | 14 nm (0.014 μm, 1.4e-5 mm) + |
| release price | $ 213.00 (€ 191.70, £ 172.53, ¥ 22,009.29) + |
| s-spec | SR3GM + |
| s-spec (qs) | QN0D + |
| series | 3000 + |
| smp interconnect | UPI + |
| smp interconnect links | 2 + |
| smp interconnect rate | 9.6 GT/s + |
| smp max ways | 2 + |
| socket | Socket P + and LGA-3647 + |
| supported memory type | DDR4-2133 + |
| tdp | 85 W (85,000 mW, 0.114 hp, 0.085 kW) + |
| technology | CMOS + |
| thread count | 6 + |
| word size | 64 bit (8 octets, 16 nibbles) + |