From WikiChip
Difference between revisions of "umich/microarchitectures/vanilla-5"

(Vanilla-5)
 
Line 1: Line 1:
 
{{title|Vanilla-5 - Microarchitectures}}
 
{{title|Vanilla-5 - Microarchitectures}}
{{microarchitecture}}
+
{{microarchitecture
 +
|atype=CPU
 +
|name=Vanilla-5
 +
|designer=University of Michigan
 +
|designer 2=University of California
 +
|designer 3=Cornell University
 +
|designer 4=University of California
 +
|manufacturer=TSMC
 +
|process=16 nm
 +
|type=Pipelined
 +
|oooe=No
 +
|speculative=No
 +
|renaming=No
 +
|stages=5
 +
|decode=1
 +
|isa=RISC-V
 +
|extension=Integer
 +
|extension 2=Multiply
 +
|l1i=4 KiB
 +
|l1i per=core
 +
|l1d=4 KiB
 +
|l1d per=core
 +
}}
 
'''Vanilla-5''' is a custom [[RISC-V]] core microarchitecture designed specifically for the {{\\|Celerity}} SoC.
 
'''Vanilla-5''' is a custom [[RISC-V]] core microarchitecture designed specifically for the {{\\|Celerity}} SoC.

Revision as of 22:42, 12 January 2020

Edit Values
Vanilla-5 µarch
General Info
Arch TypeCPU
DesignerUniversity of Michigan, University of California, Cornell University, University of California
ManufacturerTSMC
Process16 nm
Pipeline
TypePipelined
OoOENo
SpeculativeNo
Reg RenamingNo
Stages5
Decode1
Instructions
ISARISC-V
ExtensionsInteger, Multiply
Cache
L1I Cache4 KiB/core
L1D Cache4 KiB/core

Vanilla-5 is a custom RISC-V core microarchitecture designed specifically for the Celerity SoC.

codenameVanilla-5 +
designerUniversity of Michigan +, University of California + and Cornell University +
full page nameumich/microarchitectures/vanilla-5 +
instance ofmicroarchitecture +
instruction set architectureRISC-V +
manufacturerTSMC +
microarchitecture typeCPU +
nameVanilla-5 +
pipeline stages5 +
process16 nm (0.016 μm, 1.6e-5 mm) +