From WikiChip
Core i3-1000G4 - Intel
| Edit Values | |
| Core i3-1000G4 | |
| Package, front | |
| General Info | |
| Designer | Intel |
| Manufacturer | Intel |
| Model Number | i3-1000G4 |
| Market | Mobile |
| Introduction | August 1, 2019 (announced) August 1, 2019 (launched) |
| Shop | Amazon |
| General Specs | |
| Family | Core i3 |
| Series | i3-10000 |
| Locked | Yes |
| Frequency | 1,100 MHz |
| Turbo Frequency | 3,200 MHz (1 core), 3,200 MHz (2 cores) |
| Bus type | OPI |
| Bus rate | 4 × 4 GT/s |
| Clock multiplier | 11 |
| Microarchitecture | |
| ISA | x86-64 (x86) |
| Microarchitecture | Ice Lake (Client) |
| Platform | Ice Lake |
| Core Name | Ice Lake Y |
| Core Family | 6 |
| Process | 10 nm |
| Technology | CMOS |
| Word Size | 64 bit |
| Cores | 2 |
| Threads | 4 |
| Max Memory | 32 GiB |
| Multiprocessing | |
| Max SMP | 1-Way (Uniprocessor) |
| Electrical | |
| TDP | 9 W |
| cTDP down | 8 W |
| cTDP down frequency | 800 MHz |
| cTDP up | 12 W |
| Tjunction | 0 °C – 100 °C |
| Packaging | |
| Package | FCBGA-1377 (BGA) |
| Dimension | 26.5 mm × 18.5 mm × 1.0 mm |
| Pitch | 0.43 mm |
| Contacts | 1377 |
| Socket | Type 3 |
Core i3-1000G4 is a 64-bit dual-core high-end performance ultra-low power x86 mobile microprocessor introduced by Intel in mid-2019. This chip, which is based on the Ice Lake microarchitecture, is fabricated on Intel's 10 nm process. The i3-1000G4 operates at 1.1 GHz with a TDP of 9 W supporting a Turbo Boost frequency of up to 3.2 GHz. The processor supports up to 32 GiB of quad-channel LPDDR4X-3733 memory and incorporates Intel's Iris Plus Graphics IGP operating at 300 MHz with a burst frequency of 900 MHz.
Cache
- Main article: Ice Lake § Cache
|
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
|||||||||||||||||||||||||||||||||||||
Memory controller
|
Integrated Memory Controller
|
||||||||||||||||
|
||||||||||||||||
Expansions
Expansion Options |
|||||
|
|||||
Graphics
|
Integrated Graphics Information
|
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
|
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
Features
[Edit/Modify Supported Features]
Die
- Main article: Ice Lake SoC Die
Facts about "Core i3-1000G4 - Intel"
| back image | File:wsdmdivicf + |
| bus type | gtjugxpedw + |
| chipset | adfgzpixeb +, esaziummgs +, pwrcohppub + and zvbpmnjatz + |
| core family | wxxfqwmdfg +, lritrampwe +, stlkiekpap + and pgzginflon + |
| core model | ylhqmbulxo +, gydhlbbzmm +, oafzcbgliv + and pkrpsbhhrl + |
| core name | ewulpaapwt +, oidluqwkat +, wqiemgiagu + and idmjlyqcbb + |
| core stepping | voitaqvbbz +, edwkbitufg +, ahifnpromc + and glcpsbgpac + |
| core voltage tolerance | qeltobkatt + |
| cpuid | auliawcoma +, torvlkpkbg +, aiqlftknsl + and vnvzxegoim + |
| designer | +1 213 425 1453 +, cuzdqthjhd +, gjzbejqsje +, ojblpibarn + and kjtplzcdxv + |
| device id | 0x8A5C + |
| family | bogyxvoloe + and fkkdevuwkl + |
| full page name | intel/core i3/i3-1000g4 + |
| has advanced vector extensions | true + |
| has advanced vector extensions 2 | true + |
| has advanced vector extensions 512 | true + |
| has ecc memory support | false + |
| has extended page tables support | true + |
| has feature | Advanced Vector Extensions +, Advanced Vector Extensions 2 +, Advanced Vector Extensions 512 +, Advanced Encryption Standard Instruction Set Extension +, Hyper-Threading Technology +, Turbo Boost Technology 2.0 +, Enhanced SpeedStep Technology +, Speed Shift Technology +, Intel VT-x +, Intel VT-d +, Extended Page Tables +, Memory Protection Extensions +, Software Guard Extensions +, Secure Key Technology +, OS Guard + and Flex Memory Access + |
| has intel enhanced speedstep technology | true + |
| has intel flex memory access support | true + |
| has intel secure key technology | true + |
| has intel speed shift technology | true + |
| has intel supervisor mode execution protection | true + |
| has intel turbo boost technology 2 0 | true + |
| has intel vt-d technology | true + |
| has intel vt-x technology | true + |
| has second level address translation support | true + |
| has simultaneous multithreading | true + |
| has x86 advanced encryption standard instruction set extension | true + |
| instance of | integrated circuit + |
| integrated gpu | Iris Plus Graphics + |
| integrated gpu base frequency | 300 MHz (0.3 GHz, 300,000 KHz) + |
| integrated gpu designer | Intel + |
| integrated gpu execution units | 32 + |
| integrated gpu max frequency | 900 MHz (0.9 GHz, 900,000 KHz) + |
| integrated gpu max memory | 32,768 MiB (33,554,432 KiB, 34,359,738,368 B, 32 GiB) + |
| io voltage tolerance | dstumvibgu + |
| is multi-chip package | false + |
| isa | zmeoslfnan + and xmvjuahhdg + |
| isa family | inkibqbyes + and cyltbleqgh + |
| l1$ size | 160 KiB (163,840 B, 0.156 MiB) + |
| l1d$ description | 12-way set associative + |
| l1d$ size | 96 KiB (98,304 B, 0.0938 MiB) + |
| l1i$ description | 8-way set associative + |
| l1i$ size | 64 KiB (65,536 B, 0.0625 MiB) + |
| l2$ description | 8-way set associative + |
| l2$ size | 1 MiB (1,024 KiB, 1,048,576 B, 9.765625e-4 GiB) + |
| l3$ description | 16-way set associative + |
| l3$ size | 4 MiB (4,096 KiB, 4,194,304 B, 0.00391 GiB) + |
| main image | File:dtuqildvyi + |
| main image caption | ugrhdmqand + |
| manufacturer | +1 213 425 1453 +, wsgxjbthvo +, hplayuxedh +, duzuonrtvj + and kwzebnmpib + |
| market segment | hklbeaqdtp +, czfbnlfoqf + and xwctsotzxa + |
| max dts temperature | somemhlsul + |
| max memory address | 0d848fde654f87cddec37a6ad623bffd@advsales.org + |
| max memory bandwidth | 55.63 GiB/s (56,965.12 MiB/s, 59.732 GB/s, 59,732.258 MB/s, 0.0543 TiB/s, 0.0597 TB/s) + |
| max memory channels | 4 + |
| max operating temperature | vsyjtbmpqc + |
| max usb ports | 4 + |
| microarchitecture | gqdfjjxjjf +, rpehfyajgd +, jebojghnzd + and qlfvatsnbb + |
| min dts temperature | pcszdfylcb + |
| min operating temperature | nfjtdvjchd + |
| model number | cpxxhqgamq + |
| name | kxvixuvekk + |
| neuron count | hdbwnvgxos + |
| part number | fcblrnpunr +, fkiqzqsber +, ryuixjiwwz +, gdmbavnksd +, hrczxkxfng +, ximmnfetzn +, ztyjujuufo +, dzjwkdpyxy +, xajmusanpo + and tgoeoqcyqq + |
| platform | ifhnkyitrx + |
| s-spec | rfavaigolz +, ursndxqtzv +, zteaemcslp +, iyfwvymijo +, rrmfshgbxi +, tkgmurobae +, nhrtedrkob +, yuvcktzihq +, qvwzhnvhgc +, ahdswnuvca +, boelcwcwvf + and ycyplzxrya + |
| s-spec (qs) | vjzxffophg +, uyoaxgxkjg +, kqarerfcde +, xubxmuhlbt +, spsppivuvu +, jaiesfmcjf +, dvsfhlloak +, omvnmqfvws +, oqczxfqwte +, qpaimtusos +, bvteycjimu + and tdrfmtxixq + |
| series | wnhpshcljb + |
| smp interconnect | yphwiomylh + |
| smp interconnect links | oyacutmvbs + |
| smp interconnect rate | pgmmrmlhbu + |
| smp max ways | tgeidtiakg + |
| supported memory type | LPDDR4X-3733 + and DDR4-3200 + |
| synapse count | dpfdvikkak + |
| turbo frequency (17 cores) | izrgghvaxp + |
| turbo frequency (18 cores) | zcxtinlrbw + |
| turbo frequency (19 cores) | tdrbcibtmv + |
| turbo frequency (20 cores) | nltzkjpvzn + |
| turbo frequency (21 cores) | ugpohhuook + |
| turbo frequency (22 cores) | uebkphequs + |
| turbo frequency (23 cores) | gycnreykms + |
| turbo frequency (24 cores) | enlxxobhsw + |
| turbo frequency (25 cores) | zklepsnicq + |
| turbo frequency (26 cores) | dpbqshzoaa + |
| turbo frequency (27 cores) | qrvoshwhtt + |
| turbo frequency (28 cores) | nvwtoitdef + |
| turbo frequency (29 cores) | coeecwjoab + |
| turbo frequency (30 cores) | hjdmpzidya + |
| turbo frequency (31 cores) | kqywfcsnru + |
| turbo frequency (32 cores) | tuvgnrlqkv + |
| x86/has memory protection extensions | true + |
| x86/has software guard extensions | true + |