-
WikiChip
WikiChip
-
Architectures
Popular x86
-
Intel
- Client
- Server
- Big Cores
- Small Cores
-
AMD
Popular ARM
-
ARM
- Server
- Big
- Little
-
Cavium
-
Samsung
-
-
Chips
Popular Families
-
Ampere
-
Apple
-
Cavium
-
HiSilicon
-
MediaTek
-
NXP
-
Qualcomm
-
Renesas
-
Samsung
-
From WikiChip
Samuel - Microarchitectures - Centaur Technology
< centaur
| Edit Values | |
| Samuel µarch | |
| General Info | |
| Arch Type | CPU |
| Designer | Centaur Technology |
| Manufacturer | TSMC |
| Process | 0.180 µm |
| Core Configs | 1 |
| Pipeline | |
| Stages | 12 |
| Instructions | |
| ISA | x86-32 |
| Succession | |
Samuel was an x86 microarchitecture designed by Centaur Technology. VIA replaced Cyrix's Joshua architecture with Samuel prior to mass production after failing to meet performance goals.
Retrieved from "https://en.wikichip.org/w/index.php?title=centaur/microarchitectures/samuel&oldid=72517"
Facts about "Samuel - Microarchitectures - Centaur Technology"
| codename | Samuel + |
| core count | 1 + |
| designer | Centaur Technology + |
| full page name | centaur/microarchitectures/samuel + |
| instance of | microarchitecture + |
| instruction set architecture | x86-32 + |
| manufacturer | TSMC + |
| microarchitecture type | CPU + |
| name | Samuel + |
| pipeline stages | 12 + |
| process | 180 nm (0.18 μm, 1.8e-4 mm) + |