-
WikiChip
WikiChip
-
Architectures
Popular x86
-
Intel
- Client
- Server
- Big Cores
- Small Cores
-
AMD
Popular ARM
-
ARM
- Server
- Big
- Little
-
Cavium
-
Samsung
-
-
Chips
Popular Families
-
Ampere
-
Apple
-
Cavium
-
HiSilicon
-
MediaTek
-
NXP
-
Qualcomm
-
Renesas
-
Samsung
-
From WikiChip
hisilicon/microarchitectures/taishan v110
Edit Values | |
TaiShan µarch | |
General Info | |
Arch Type | CPU |
Designer | HiSilicon |
Manufacturer | TSMC |
Introduction | 2018 |
Process | 7 nm |
Core Configs | 32, 48, 64 |
Pipeline | |
Type | Superscalar, Superpipeline |
OoOE | Yes |
Speculative | Yes |
Reg Renaming | Yes |
Decode | 4-way |
Instructions | |
ISA | ARMv8.2-A |
Extensions | NEON |
Cache | |
L1I Cache | 64 KiB/core |
L1D Cache | 64 KiB/core |
L2 Cache | 512 KiB/core |
L3 Cache | 1 MiB/core |
Cores | |
Core Names | TaiShan |
TaiShan is a high-performance ARM server microarchitecture designed by HiSilicon for Huawei's own TaiShan servers.
Retrieved from "https://en.wikichip.org/w/index.php?title=hisilicon/microarchitectures/taishan_v110&oldid=89585"
Facts about "TaiShan v110 - Microarchitectures - HiSilicon"
codename | TaiShan + |
core count | 32 +, 48 + and 64 + |
designer | HiSilicon + |
first launched | 2018 + |
full page name | hisilicon/microarchitectures/taishan v110 + |
instance of | microarchitecture + |
instruction set architecture | ARMv8.2-A + |
manufacturer | TSMC + |
microarchitecture type | CPU + |
name | TaiShan + |
process | 7 nm (0.007 μm, 7.0e-6 mm) + |