From WikiChip
Difference between revisions of "fujitsu/sparc64/sparc64 xii"
< fujitsu‎ | sparc64

m (Bot: corrected param)
Line 9: Line 9:
 
| model number        = SPARC64 XII
 
| model number        = SPARC64 XII
 
| part number        =  
 
| part number        =  
| part number 1       =  
+
| part number 2       =  
 
| market              = Server
 
| market              = Server
 
| first announced    = 2015
 
| first announced    = 2015

Revision as of 17:16, 30 June 2017

Template:mpu

XII Wafer
M12-2S server using SPARC64 XII

SPARC64 XII is a high-performance 64-bit dodeca-core SPARC microprocessor designed by Fujitsu and introduced in April 2017.

Cache

New text document.svg This section is empty; you can help add the missing info by editing this page.

Expansions

New text document.svg This section is empty; you can help add the missing info by editing this page.

Die Shot

sparc64 xii die shot.png


sparc64 xii die shot (annotated).png

Facts about "SPARC64 XII - Fujitsu"
base frequency4,250 MHz (4.25 GHz, 4,250,000 kHz) +
core count12 +
designerFujitsu +
familySPARC64 +
first announced2015 +
first launchedApril 4, 2017 +
full page namefujitsu/sparc64/sparc64 xii +
instance ofmicroprocessor +
isaSPARC V9 +
isa familySPARC +
ldateApril 4, 2017 +
main imageFile:sparc64 xii.png +
main image captionSPARC64 XII Chip +
manufacturerTSMC +
market segmentServer +
max cpu count32 +
max memory2,097,152 MiB (2,147,483,648 KiB, 2,199,023,255,552 B, 2,048 GiB, 2 TiB) +
microarchitectureSPARC64 XII +
model numberSPARC64 XII +
nameSPARC64 XII +
process20 nm (0.02 μm, 2.0e-5 mm) +
smp max ways32 +
technologyCMOS +
thread count96 +
word size64 bit (8 octets, 16 nibbles) +