From WikiChip
Difference between revisions of "intel/xeon w/w-3235"
| (8 intermediate revisions by the same user not shown) | |||
| Line 2: | Line 2: | ||
{{chip | {{chip | ||
|name=Xeon W-3235 | |name=Xeon W-3235 | ||
| − | | | + | |image=cascade lake sp (xeon w) (front).png |
|designer=Intel | |designer=Intel | ||
|manufacturer=Intel | |manufacturer=Intel | ||
| Line 9: | Line 9: | ||
|s-spec=SRFFC | |s-spec=SRFFC | ||
|market=Workstation | |market=Workstation | ||
| + | |first announced=June 3, 2019 | ||
| + | |first launched=June 3, 2019 | ||
|release price (tray)=$1,398.00 | |release price (tray)=$1,398.00 | ||
|family=Xeon W | |family=Xeon W | ||
| Line 22: | Line 24: | ||
|isa family=x86 | |isa family=x86 | ||
|microarch=Cascade Lake | |microarch=Cascade Lake | ||
| − | |core name=Cascade Lake | + | |core name=Cascade Lake SP |
|core stepping=B1 | |core stepping=B1 | ||
|process=14 nm | |process=14 nm | ||
| Line 37: | Line 39: | ||
| + | {{#set:intel turbo boost max technology 3 0 frequency=4.5 GHz}} | ||
== Cache == | == Cache == | ||
| − | {{main|intel/microarchitectures/ | + | {{main|intel/microarchitectures/cascade lake#Memory_Hierarchy|l1=Cascade Lake § Cache}} |
This processor has a non-default [[level 3 cache]] of 19.25 MiB, an amount usually found in the [[14 cores]] part. | This processor has a non-default [[level 3 cache]] of 19.25 MiB, an amount usually found in the [[14 cores]] part. | ||
{{cache size | {{cache size | ||
| Line 79: | Line 82: | ||
|type=PCIe | |type=PCIe | ||
|pcie revision=3.0 | |pcie revision=3.0 | ||
| − | |pcie lanes= | + | |pcie lanes=64 |
|pcie config=x16 | |pcie config=x16 | ||
|pcie config 2=x8 | |pcie config 2=x8 | ||
| Line 118: | Line 121: | ||
|avx512vbmi=No | |avx512vbmi=No | ||
|avx5124fmaps=No | |avx5124fmaps=No | ||
| + | |avx512vnni=Yes | ||
|avx5124vnniw=No | |avx5124vnniw=No | ||
|avx512vpopcntdq=No | |avx512vpopcntdq=No | ||
| Line 134: | Line 138: | ||
|clmul=Yes | |clmul=Yes | ||
|f16c=Yes | |f16c=Yes | ||
| + | |bfloat16=No | ||
|tbt1=No | |tbt1=No | ||
|tbt2=Yes | |tbt2=Yes | ||
| − | |tbmt3=No | + | |tbmt3=Yes |
| + | |tvb=No | ||
|bpt=No | |bpt=No | ||
|eist=Yes | |eist=Yes | ||
| Line 167: | Line 173: | ||
|osguard=Yes | |osguard=Yes | ||
|intqat=No | |intqat=No | ||
| + | |dlboost=Yes | ||
|3dnow=No | |3dnow=No | ||
|e3dnow=No | |e3dnow=No | ||
| Line 180: | Line 187: | ||
|sensemi=No | |sensemi=No | ||
|xfr=No | |xfr=No | ||
| + | |xfr2=No | ||
| + | |mxfr=No | ||
| + | |amdpb=No | ||
| + | |amdpb2=No | ||
| + | |amdpbod=No | ||
}} | }} | ||
| + | |||
| + | == Documents == | ||
| + | * [[:File:w-3200-pb.pdf|Xeon W-3200 Series Product Brief]] | ||
Latest revision as of 00:25, 7 October 2019
| Edit Values | |
| Xeon W-3235 | |
| General Info | |
| Designer | Intel |
| Manufacturer | Intel |
| Model Number | W-3235 |
| Part Number | CD8069504152802 |
| S-Spec | SRFFC |
| Market | Workstation |
| Introduction | June 3, 2019 (announced) June 3, 2019 (launched) |
| Release Price | $1,398.00 (tray) |
| Shop | Amazon |
| General Specs | |
| Family | Xeon W |
| Series | W-3200 |
| Locked | Yes |
| Frequency | 3,300 MHz |
| Turbo Frequency | 4,400 MHz (1 core) |
| Bus type | DMI 3.0 |
| Bus rate | 4 × 8 GT/s |
| Clock multiplier | 33 |
| Microarchitecture | |
| ISA | x86-64 (x86) |
| Microarchitecture | Cascade Lake |
| Core Name | Cascade Lake SP |
| Core Stepping | B1 |
| Process | 14 nm |
| Technology | CMOS |
| Word Size | 64 bit |
| Cores | 12 |
| Threads | 24 |
| Max Memory | 1 TiB |
| Multiprocessing | |
| Max SMP | 1-Way (Uniprocessor) |
| Electrical | |
| TDP | 180 W |
| Packaging | |
| Package | FCLGA-3647 (FCLGA) |
| Dimension | 76.16 mm × 56.6 mm |
| Pitch | 0.8585 mm × 0.9906 mm |
| Contacts | 3647 |
| Socket | Socket P, LGA-3647 |
W-3235 is a 64-bit dodeca-core x86 enterprise performance workstation microprocessor introduced by Intel in 2019. This processor is fabricated on an enhanced 14nm++ process based on the Cascade Lake microarchitecture. The W-3235 operates at 3.3 GHz with a TDP of 180 W, a turbo boost frequency of up to 4.4 GHz and a turbo boost max of 4.5 GHz. This chip supports up to 1 TiB of hexa-channel DDR4-2933 memory.
Cache[edit]
- Main article: Cascade Lake § Cache
This processor has a non-default level 3 cache of 19.25 MiB, an amount usually found in the 14 cores part.
|
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
|||||||||||||||||||||||||||||||||||||
Memory controller[edit]
|
Integrated Memory Controller
|
||||||||||||||
|
||||||||||||||
Expansions[edit]
Expansion Options |
|||||
|
|||||
Features[edit]
[Edit/Modify Supported Features]
Documents[edit]
Facts about "Xeon W-3235 - Intel"
| Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki. | Xeon W-3235 - Intel#pcie + |
| base frequency | 3,300 MHz (3.3 GHz, 3,300,000 kHz) + |
| bus links | 4 + |
| bus rate | 8,000 MT/s (8 GT/s, 8,000,000 kT/s) + |
| bus type | DMI 3.0 + |
| clock multiplier | 33 + |
| core count | 12 + |
| core name | Cascade Lake SP + |
| core stepping | B1 + |
| designer | Intel + |
| family | Xeon W + |
| first announced | June 3, 2019 + |
| first launched | June 3, 2019 + |
| full page name | intel/xeon w/w-3235 + |
| has advanced vector extensions | true + |
| has advanced vector extensions 2 | true + |
| has advanced vector extensions 512 | true + |
| has ecc memory support | true + |
| has extended page tables support | true + |
| has feature | Advanced Vector Extensions +, Advanced Vector Extensions 2 +, Advanced Vector Extensions 512 +, Advanced Encryption Standard Instruction Set Extension +, Hyper-Threading Technology +, Turbo Boost Technology 2.0 +, Turbo Boost Max Technology 3.0 +, Enhanced SpeedStep Technology +, Speed Shift Technology +, Trusted Execution Technology +, Intel vPro Technology +, Intel VT-x +, Intel VT-d +, Extended Page Tables +, Transactional Synchronization Extensions +, Memory Protection Extensions +, Secure Key Technology +, OS Guard +, Deep Learning Boost + and Identity Protection Technology + |
| has intel deep learning boost | true + |
| has intel enhanced speedstep technology | true + |
| has intel identity protection technology support | true + |
| has intel secure key technology | true + |
| has intel speed shift technology | true + |
| has intel supervisor mode execution protection | true + |
| has intel trusted execution technology | true + |
| has intel turbo boost max technology 3 0 | true + |
| has intel turbo boost technology 2 0 | true + |
| has intel vpro technology | true + |
| has intel vt-d technology | true + |
| has intel vt-x technology | true + |
| has locked clock multiplier | true + |
| has second level address translation support | true + |
| has simultaneous multithreading | true + |
| has transactional synchronization extensions | true + |
| has x86 advanced encryption standard instruction set extension | true + |
| instance of | microprocessor + |
| intel turbo boost max technology 3 0 frequency | 4,500 MHz (4.5 GHz, 4,500,000 kHz) + |
| isa | x86-64 + |
| isa family | x86 + |
| l1$ size | 768 KiB (786,432 B, 0.75 MiB) + |
| l1d$ description | 8-way set associative + |
| l1d$ size | 384 KiB (393,216 B, 0.375 MiB) + |
| l1i$ description | 8-way set associative + |
| l1i$ size | 384 KiB (393,216 B, 0.375 MiB) + |
| l2$ description | 16-way set associative + |
| l2$ size | 12 MiB (12,288 KiB, 12,582,912 B, 0.0117 GiB) + |
| l3$ description | 11-way set associative + |
| l3$ size | 19.25 MiB (19,712 KiB, 20,185,088 B, 0.0188 GiB) + |
| ldate | June 3, 2019 + |
| main image | |
| manufacturer | Intel + |
| market segment | Workstation + |
| max cpu count | 1 + |
| max memory | 1,048,576 MiB (1,073,741,824 KiB, 1,099,511,627,776 B, 1,024 GiB, 1 TiB) + |
| max memory bandwidth | 131.13 GiB/s (134,277.12 MiB/s, 140.8 GB/s, 140,799.765 MB/s, 0.128 TiB/s, 0.141 TB/s) + |
| max memory channels | 6 + |
| microarchitecture | Cascade Lake + |
| model number | W-3235 + |
| name | Xeon W-3235 + |
| number of avx-512 execution units | 2 + |
| package | FCLGA-3647 + |
| part number | CD8069504152802 + |
| process | 14 nm (0.014 μm, 1.4e-5 mm) + |
| release price | $ 1,398.00 (€ 1,258.20, £ 1,132.38, ¥ 144,455.34) + |
| release price (tray) | $ 1,398.00 (€ 1,258.20, £ 1,132.38, ¥ 144,455.34) + |
| s-spec | SRFFC + |
| series | W-3200 + |
| smp max ways | 1 + |
| socket | Socket P + and LGA-3647 + |
| supported memory type | DDR4-2933 + |
| tdp | 180 W (180,000 mW, 0.241 hp, 0.18 kW) + |
| technology | CMOS + |
| thread count | 24 + |
| turbo frequency (1 core) | 4,400 MHz (4.4 GHz, 4,400,000 kHz) + |
| word size | 64 bit (8 octets, 16 nibbles) + |
| x86/has memory protection extensions | true + |