From WikiChip
Difference between revisions of "intel/xeon w/w-3245"
| (18 intermediate revisions by the same user not shown) | |||
| Line 2: | Line 2: | ||
{{chip | {{chip | ||
|name=Xeon W-3245 | |name=Xeon W-3245 | ||
| − | | | + | |image=cascade lake sp (xeon w) (front).png |
|designer=Intel | |designer=Intel | ||
|manufacturer=Intel | |manufacturer=Intel | ||
|model number=W-3245 | |model number=W-3245 | ||
|part number=CD8069504152900 | |part number=CD8069504152900 | ||
| + | |s-spec=SRFFD | ||
|market=Workstation | |market=Workstation | ||
| + | |first announced=June 3, 2019 | ||
| + | |first launched=June 3, 2019 | ||
| + | |release price (tray)=$1,999.00 | ||
|family=Xeon W | |family=Xeon W | ||
|series=W-3200 | |series=W-3200 | ||
|locked=Yes | |locked=Yes | ||
|frequency=3,200 MHz | |frequency=3,200 MHz | ||
| + | |turbo frequency1=4,400 MHz | ||
| + | |bus type=DMI 3.0 | ||
| + | |bus links=4 | ||
| + | |bus rate=8 GT/s | ||
|clock multiplier=32 | |clock multiplier=32 | ||
|isa=x86-64 | |isa=x86-64 | ||
|isa family=x86 | |isa family=x86 | ||
|microarch=Cascade Lake | |microarch=Cascade Lake | ||
| − | |core name=Cascade Lake | + | |core name=Cascade Lake SP |
| + | |core stepping=B1 | ||
|process=14 nm | |process=14 nm | ||
|technology=CMOS | |technology=CMOS | ||
| Line 23: | Line 32: | ||
|thread count=32 | |thread count=32 | ||
|max cpus=1 | |max cpus=1 | ||
| + | |max memory=1 TiB | ||
| + | |tdp=205 W | ||
| + | |package name 1=intel,fclga_3647 | ||
}} | }} | ||
| + | '''W-3245''' is a {{arch|64}} [[hexadeca-core]] [[x86]] enterprise performance workstation microprocessor introduced by [[Intel]] in [[2019]]. This processor is fabricated on an enhanced [[14 nm process|14nm++ process]] based on the {{intel|Cascade Lake|l=arch}} microarchitecture. The W-3245 operates at 3.2 GHz with a [[TDP]] of 205 W, a {{intel|turbo boost}} frequency of up to 4.4 GHz and a {{intel|turbo boost max}} of 4.6 GHz. This chip supports up to 1 TiB of hexa-channel DDR4-2933 memory. | ||
| + | |||
| + | |||
| + | {{#set:intel turbo boost max technology 3 0 frequency=4.6 GHz}} | ||
| + | == Cache == | ||
| + | {{main|intel/microarchitectures/cascade lake#Memory_Hierarchy|l1=Cascade Lake § Cache}} | ||
| + | {{cache size | ||
| + | |l1 cache=1 MiB | ||
| + | |l1i cache=512 KiB | ||
| + | |l1i break=16x32 KiB | ||
| + | |l1i desc=8-way set associative | ||
| + | |l1d cache=512 KiB | ||
| + | |l1d break=16x32 KiB | ||
| + | |l1d desc=8-way set associative | ||
| + | |l1d policy=write-back | ||
| + | |l2 cache=16 MiB | ||
| + | |l2 break=16x1 MiB | ||
| + | |l2 desc=16-way set associative | ||
| + | |l2 policy=write-back | ||
| + | |l3 cache=22 MiB | ||
| + | |l3 break=16x1.375 MiB | ||
| + | |l3 desc=11-way set associative | ||
| + | |l3 policy=write-back | ||
| + | }} | ||
| + | |||
| + | == Memory controller == | ||
| + | {{memory controller | ||
| + | |type=DDR4-2933 | ||
| + | |ecc=Yes | ||
| + | |max mem=1 TiB | ||
| + | |controllers=2 | ||
| + | |channels=6 | ||
| + | |max bandwidth=131.13 GiB/s | ||
| + | |bandwidth schan=21.86 GiB/s | ||
| + | |bandwidth dchan=43.71 GiB/s | ||
| + | |bandwidth qchan=87.42 GiB/s | ||
| + | |bandwidth hchan=131.13 GiB/s | ||
| + | }} | ||
| + | |||
| + | == Expansions == | ||
| + | {{expansions main | ||
| + | | | ||
| + | {{expansions entry | ||
| + | |type=PCIe | ||
| + | |pcie revision=3.0 | ||
| + | |pcie lanes=64 | ||
| + | |pcie config=x16 | ||
| + | |pcie config 2=x8 | ||
| + | |pcie config 3=x4 | ||
| + | |pcie config 4=x1 | ||
| + | }} | ||
| + | }} | ||
| + | |||
| + | == Features == | ||
| + | {{x86 features | ||
| + | |real=Yes | ||
| + | |protected=Yes | ||
| + | |smm=Yes | ||
| + | |fpu=Yes | ||
| + | |x8616=Yes | ||
| + | |x8632=Yes | ||
| + | |x8664=Yes | ||
| + | |nx=Yes | ||
| + | |mmx=Yes | ||
| + | |emmx=Yes | ||
| + | |sse=Yes | ||
| + | |sse2=Yes | ||
| + | |sse3=Yes | ||
| + | |ssse3=Yes | ||
| + | |sse41=Yes | ||
| + | |sse42=Yes | ||
| + | |sse4a=No | ||
| + | |avx=Yes | ||
| + | |avx2=Yes | ||
| + | |avx512f=Yes | ||
| + | |avx512cd=Yes | ||
| + | |avx512er=No | ||
| + | |avx512pf=No | ||
| + | |avx512bw=Yes | ||
| + | |avx512dq=Yes | ||
| + | |avx512vl=Yes | ||
| + | |avx512ifma=No | ||
| + | |avx512vbmi=No | ||
| + | |avx5124fmaps=No | ||
| + | |avx512vnni=Yes | ||
| + | |avx5124vnniw=No | ||
| + | |avx512vpopcntdq=No | ||
| + | |avx512units=2 | ||
| + | |abm=Yes | ||
| + | |tbm=No | ||
| + | |bmi1=Yes | ||
| + | |bmi2=Yes | ||
| + | |fma3=Yes | ||
| + | |fma4=No | ||
| + | |aes=Yes | ||
| + | |rdrand=Yes | ||
| + | |sha=No | ||
| + | |xop=No | ||
| + | |adx=Yes | ||
| + | |clmul=Yes | ||
| + | |f16c=Yes | ||
| + | |bfloat16=No | ||
| + | |tbt1=No | ||
| + | |tbt2=Yes | ||
| + | |tbmt3=Yes | ||
| + | |tvb=No | ||
| + | |bpt=No | ||
| + | |eist=Yes | ||
| + | |sst=Yes | ||
| + | |flex=No | ||
| + | |fastmem=No | ||
| + | |ivmd=Yes | ||
| + | |intelnodecontroller=No | ||
| + | |intelnode=No | ||
| + | |kpt=No | ||
| + | |ptt=No | ||
| + | |intelrunsure=No | ||
| + | |mbe=No | ||
| + | |isrt=No | ||
| + | |sba=No | ||
| + | |mwt=No | ||
| + | |sipp=No | ||
| + | |att=No | ||
| + | |ipt=Yes | ||
| + | |tsx=Yes | ||
| + | |txt=Yes | ||
| + | |ht=Yes | ||
| + | |vpro=Yes | ||
| + | |vtx=Yes | ||
| + | |vtd=Yes | ||
| + | |ept=Yes | ||
| + | |mpx=Yes | ||
| + | |sgx=No | ||
| + | |securekey=Yes | ||
| + | |osguard=Yes | ||
| + | |intqat=No | ||
| + | |dlboost=Yes | ||
| + | |3dnow=No | ||
| + | |e3dnow=No | ||
| + | |smartmp=No | ||
| + | |powernow=No | ||
| + | |amdvi=No | ||
| + | |amdv=No | ||
| + | |amdsme=No | ||
| + | |amdtsme=No | ||
| + | |amdsev=No | ||
| + | |rvi=No | ||
| + | |smt=No | ||
| + | |sensemi=No | ||
| + | |xfr=No | ||
| + | |xfr2=No | ||
| + | |mxfr=No | ||
| + | |amdpb=No | ||
| + | |amdpb2=No | ||
| + | |amdpbod=No | ||
| + | }} | ||
| + | |||
| + | == Documents == | ||
| + | * [[:File:w-3200-pb.pdf|Xeon W-3200 Series Product Brief]] | ||
Latest revision as of 00:26, 7 October 2019
| Edit Values | |
| Xeon W-3245 | |
| General Info | |
| Designer | Intel |
| Manufacturer | Intel |
| Model Number | W-3245 |
| Part Number | CD8069504152900 |
| S-Spec | SRFFD |
| Market | Workstation |
| Introduction | June 3, 2019 (announced) June 3, 2019 (launched) |
| Release Price | $1,999.00 (tray) |
| Shop | Amazon |
| General Specs | |
| Family | Xeon W |
| Series | W-3200 |
| Locked | Yes |
| Frequency | 3,200 MHz |
| Turbo Frequency | 4,400 MHz (1 core) |
| Bus type | DMI 3.0 |
| Bus rate | 4 × 8 GT/s |
| Clock multiplier | 32 |
| Microarchitecture | |
| ISA | x86-64 (x86) |
| Microarchitecture | Cascade Lake |
| Core Name | Cascade Lake SP |
| Core Stepping | B1 |
| Process | 14 nm |
| Technology | CMOS |
| Word Size | 64 bit |
| Cores | 16 |
| Threads | 32 |
| Max Memory | 1 TiB |
| Multiprocessing | |
| Max SMP | 1-Way (Uniprocessor) |
| Electrical | |
| TDP | 205 W |
| Packaging | |
| Package | FCLGA-3647 (FCLGA) |
| Dimension | 76.16 mm × 56.6 mm |
| Pitch | 0.8585 mm × 0.9906 mm |
| Contacts | 3647 |
| Socket | Socket P, LGA-3647 |
W-3245 is a 64-bit hexadeca-core x86 enterprise performance workstation microprocessor introduced by Intel in 2019. This processor is fabricated on an enhanced 14nm++ process based on the Cascade Lake microarchitecture. The W-3245 operates at 3.2 GHz with a TDP of 205 W, a turbo boost frequency of up to 4.4 GHz and a turbo boost max of 4.6 GHz. This chip supports up to 1 TiB of hexa-channel DDR4-2933 memory.
Cache[edit]
- Main article: Cascade Lake § Cache
|
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
|||||||||||||||||||||||||||||||||||||
Memory controller[edit]
|
Integrated Memory Controller
|
||||||||||||||
|
||||||||||||||
Expansions[edit]
Expansion Options |
|||||
|
|||||
Features[edit]
[Edit/Modify Supported Features]
Documents[edit]
Facts about "Xeon W-3245 - Intel"
| base frequency | 3,200 MHz (3.2 GHz, 3,200,000 kHz) + |
| clock multiplier | 32 + |
| core count | 16 + |
| core name | Cascade Lake W + |
| designer | Intel + |
| family | Xeon W + |
| full page name | intel/xeon w/w-3245 + |
| has locked clock multiplier | true + |
| instance of | microprocessor + |
| isa | x86-64 + |
| isa family | x86 + |
| ldate | 3000 + |
| manufacturer | Intel + |
| market segment | Workstation + |
| max cpu count | 1 + |
| microarchitecture | Cascade Lake + |
| model number | W-3245 + |
| name | Xeon W-3245 + |
| part number | CD8069504152900 + |
| process | 14 nm (0.014 μm, 1.4e-5 mm) + |
| series | W-3200 + |
| smp max ways | 1 + |
| technology | CMOS + |
| thread count | 32 + |
| word size | 64 bit (8 octets, 16 nibbles) + |