From WikiChip
Difference between revisions of "intel/xeon gold/6234"
(2 intermediate revisions by the same user not shown) | |||
Line 6: | Line 6: | ||
|manufacturer=Intel | |manufacturer=Intel | ||
|model number=6234 | |model number=6234 | ||
+ | |s-spec qs=QS1U | ||
|market=Server | |market=Server | ||
|first announced=April 2, 2019 | |first announced=April 2, 2019 | ||
Line 27: | Line 28: | ||
|core family=6 | |core family=6 | ||
|core model=85 | |core model=85 | ||
+ | |core stepping=H0 | ||
|process=14 nm | |process=14 nm | ||
|technology=CMOS | |technology=CMOS | ||
Line 32: | Line 34: | ||
|core count=8 | |core count=8 | ||
|thread count=16 | |thread count=16 | ||
+ | |max memory=1 TiB | ||
|max cpus=4 | |max cpus=4 | ||
− | | | + | |smp interconnect=UPI |
+ | |smp interconnect links=3 | ||
+ | |smp interconnect rate=10.4 GT/s | ||
|tdp=130 W | |tdp=130 W | ||
|tcase min=0 °C | |tcase min=0 °C | ||
|tcase max=79 °C | |tcase max=79 °C | ||
|package name 1=intel,fclga_3647 | |package name 1=intel,fclga_3647 | ||
+ | |predecessor=Xeon Gold 6134 | ||
+ | |predecessor link=intel/xeon_gold/6134 | ||
}} | }} | ||
'''Xeon Gold 6234''' is a {{arch|64}} [[octa-core]] [[x86]] high performance server microprocessor introduced by [[Intel]] in early [[2019]]. The Gold 6234 is based on the {{intel|Cascade Lake|l=arch}} microarchitecture and is manufactured on a [[14 nm process]]. This chip supports 4-way multiprocessing, sports 2 {{x86|AVX-512}} [[FMA]] units as well as three {{intel|Ultra Path Interconnect}} links. This microprocessor supports up 1 TiB of hexa-channel DDR4-2933 memory, operates at 3.3 GHz with a TDP of 130 W and features a {{intel|turbo boost}} frequency of up to 4 GHz. | '''Xeon Gold 6234''' is a {{arch|64}} [[octa-core]] [[x86]] high performance server microprocessor introduced by [[Intel]] in early [[2019]]. The Gold 6234 is based on the {{intel|Cascade Lake|l=arch}} microarchitecture and is manufactured on a [[14 nm process]]. This chip supports 4-way multiprocessing, sports 2 {{x86|AVX-512}} [[FMA]] units as well as three {{intel|Ultra Path Interconnect}} links. This microprocessor supports up 1 TiB of hexa-channel DDR4-2933 memory, operates at 3.3 GHz with a TDP of 130 W and features a {{intel|turbo boost}} frequency of up to 4 GHz. | ||
Line 191: | Line 198: | ||
|amdpb2=No | |amdpb2=No | ||
|amdpbod=No | |amdpbod=No | ||
+ | }} | ||
+ | |||
+ | == Frequencies == | ||
+ | {{see also|intel/frequency_behavior|l1=Intel's CPU Frequency Behavior}} | ||
+ | {{frequency table | ||
+ | |freq_base=3,300MHz | ||
+ | |freq_1=4,000MHz | ||
+ | |freq_2=4,000MHz | ||
+ | |freq_3=4,000MHz | ||
+ | |freq_4=4,000MHz | ||
+ | |freq_5=4,000MHz | ||
+ | |freq_6=4,000MHz | ||
+ | |freq_7=4,000MHz | ||
+ | |freq_8=4,000MHz | ||
+ | |freq_avx2_base=2,800MHz | ||
+ | |freq_avx2_1=3,900MHz | ||
+ | |freq_avx2_2=3,900MHz | ||
+ | |freq_avx2_3=3,700MHz | ||
+ | |freq_avx2_4=3,700MHz | ||
+ | |freq_avx2_5=3,700MHz | ||
+ | |freq_avx2_6=3,700MHz | ||
+ | |freq_avx2_7=3,700MHz | ||
+ | |freq_avx2_8=3,700MHz | ||
+ | |freq_avx512_base=2,300MHz | ||
+ | |freq_avx512_1=3,700MHz | ||
+ | |freq_avx512_2=3,700MHz | ||
+ | |freq_avx512_3=3,500MHz | ||
+ | |freq_avx512_4=3,500MHz | ||
+ | |freq_avx512_5=3,100MHz | ||
+ | |freq_avx512_6=3,100MHz | ||
+ | |freq_avx512_7=3,100MHz | ||
+ | |freq_avx512_8=3,100MHz | ||
}} | }} |
Latest revision as of 00:58, 29 December 2019
Edit Values | |
Xeon Gold 6234 | |
General Info | |
Designer | Intel |
Manufacturer | Intel |
Model Number | 6234 |
S-Spec | QS1U (QS) |
Market | Server |
Introduction | April 2, 2019 (announced) April 2, 2019 (launched) |
Release Price | $2,214.00 (tray) |
Shop | Amazon |
General Specs | |
Family | Xeon Gold |
Series | 6200 |
Locked | Yes |
Frequency | 3,300 MHz |
Turbo Frequency | 4,000 MHz (1 core) |
Bus type | DMI 3.0 |
Bus rate | 4 × 8 GT/s |
Clock multiplier | 33 |
Microarchitecture | |
ISA | x86-64 (x86) |
Microarchitecture | Cascade Lake |
Platform | Purley |
Chipset | Lewisburg |
Core Name | Cascade Lake SP |
Core Family | 6 |
Core Model | 85 |
Core Stepping | H0 |
Process | 14 nm |
Technology | CMOS |
Word Size | 64 bit |
Cores | 8 |
Threads | 16 |
Max Memory | 1 TiB |
Multiprocessing | |
Max SMP | 4-Way (Multiprocessor) |
Interconnect | UPI |
Interconnect Links | 3 |
Interconnect Rate | 10.4 GT/s |
Electrical | |
TDP | 130 W |
Tcase | 0 °C – 79 °C |
Packaging | |
Package | FCLGA-3647 (FCLGA) |
Dimension | 76.16 mm × 56.6 mm |
Pitch | 0.8585 mm × 0.9906 mm |
Contacts | 3647 |
Socket | Socket P, LGA-3647 |
Succession | |
Xeon Gold 6234 is a 64-bit octa-core x86 high performance server microprocessor introduced by Intel in early 2019. The Gold 6234 is based on the Cascade Lake microarchitecture and is manufactured on a 14 nm process. This chip supports 4-way multiprocessing, sports 2 AVX-512 FMA units as well as three Ultra Path Interconnect links. This microprocessor supports up 1 TiB of hexa-channel DDR4-2933 memory, operates at 3.3 GHz with a TDP of 130 W and features a turbo boost frequency of up to 4 GHz.
Cache[edit]
- Main article: Cascade Lake § Cache
The Xeon Gold 6234 features a considerably larger non-default 24.75 MiB of L3, a size that would normally be found on an 18-core part.
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
Memory controller[edit]
Integrated Memory Controller
|
||||||||||||||
|
Expansions[edit]
Expansion Options |
|||||
|
Features[edit]
[Edit/Modify Supported Features]
Frequencies[edit]
- See also: Intel's CPU Frequency Behavior
Mode | Base | Turbo Frequency/Active Cores | |||||||
---|---|---|---|---|---|---|---|---|---|
1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | ||
Normal | 3,300MHz | 4,000MHz | 4,000MHz | 4,000MHz | 4,000MHz | 4,000MHz | 4,000MHz | 4,000MHz | 4,000MHz |
AVX2 | 2,800MHz | 3,900MHz | 3,900MHz | 3,700MHz | 3,700MHz | 3,700MHz | 3,700MHz | 3,700MHz | 3,700MHz |
AVX512 | 2,300MHz | 3,700MHz | 3,700MHz | 3,500MHz | 3,500MHz | 3,100MHz | 3,100MHz | 3,100MHz | 3,100MHz |
Facts about "Xeon Gold 6234 - Intel"
Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki. | Xeon Gold 6234 - Intel#pcie + |
full page name | intel/xeon gold/6234 + |
has advanced vector extensions | true + |
has advanced vector extensions 2 | true + |
has advanced vector extensions 512 | true + |
has ecc memory support | true + |
has extended page tables support | true + |
has feature | Advanced Vector Extensions +, Advanced Vector Extensions 2 +, Advanced Vector Extensions 512 +, Advanced Encryption Standard Instruction Set Extension +, Hyper-Threading Technology +, Turbo Boost Technology 2.0 +, Enhanced SpeedStep Technology +, Speed Shift Technology +, Trusted Execution Technology +, Intel vPro Technology +, Intel VT-x +, Intel VT-d +, Extended Page Tables +, Transactional Synchronization Extensions + and Deep Learning Boost + |
has intel deep learning boost | true + |
has intel enhanced speedstep technology | true + |
has intel speed shift technology | true + |
has intel trusted execution technology | true + |
has intel turbo boost technology 2 0 | true + |
has intel vpro technology | true + |
has intel vt-d technology | true + |
has intel vt-x technology | true + |
has second level address translation support | true + |
has simultaneous multithreading | true + |
has transactional synchronization extensions | true + |
has x86 advanced encryption standard instruction set extension | true + |
instance of | microprocessor + |
l1$ size | 512 KiB (524,288 B, 0.5 MiB) + |
l1d$ description | 8-way set associative + |
l1d$ size | 256 KiB (262,144 B, 0.25 MiB) + |
l1i$ description | 8-way set associative + |
l1i$ size | 256 KiB (262,144 B, 0.25 MiB) + |
l2$ description | 16-way set associative + |
l2$ size | 8 MiB (8,192 KiB, 8,388,608 B, 0.00781 GiB) + |
l3$ description | 11-way set associative + |
l3$ size | 24.75 MiB (25,344 KiB, 25,952,256 B, 0.0242 GiB) + |
ldate | 1900 + |
max memory bandwidth | 131.13 GiB/s (134,277.12 MiB/s, 140.8 GB/s, 140,799.765 MB/s, 0.128 TiB/s, 0.141 TB/s) + |
max memory channels | 6 + |
supported memory type | DDR4-2933 + |