From WikiChip
Difference between revisions of "intel/xeon gold/5220t"
| (5 intermediate revisions by the same user not shown) | |||
| Line 6: | Line 6: | ||
|manufacturer=Intel | |manufacturer=Intel | ||
|model number=5220T | |model number=5220T | ||
| + | |s-spec qs=QS1R | ||
|market=Server | |market=Server | ||
|first announced=April 2, 2019 | |first announced=April 2, 2019 | ||
| Line 28: | Line 29: | ||
|core name=Cascade Lake SP | |core name=Cascade Lake SP | ||
|core family=6 | |core family=6 | ||
| + | |core stepping=B1 | ||
|process=14 nm | |process=14 nm | ||
|technology=CMOS | |technology=CMOS | ||
| Line 33: | Line 35: | ||
|core count=18 | |core count=18 | ||
|thread count=36 | |thread count=36 | ||
| + | |max memory=1 TiB | ||
|max cpus=4 | |max cpus=4 | ||
| − | | | + | |smp interconnect=UPI |
| + | |smp interconnect links=3 | ||
| + | |smp interconnect rate=10.4 GT/s | ||
|tdp=105 W | |tdp=105 W | ||
|package name 1=intel,fclga_3647 | |package name 1=intel,fclga_3647 | ||
| + | |predecessor=Xeon Gold 5120T | ||
| + | |predecessor link=intel/xeon_gold/5120t | ||
}} | }} | ||
| − | '''Xeon Gold 5220T''' is a {{arch|64}} [[18-core]] [[x86]] high performance server microprocessor introduced by [[Intel]] in early [[2019]]. The Gold 5220T is based on the {{intel|Cascade Lake|l=arch}} microarchitecture and is manufactured on a [[14 nm process]]. This chip supports 4-way multiprocessing, sports one {{x86|AVX-512}} [[FMA]] units as well as | + | '''Xeon Gold 5220T''' is a {{arch|64}} [[18-core]] [[x86]] high performance server microprocessor introduced by [[Intel]] in early [[2019]]. The Gold 5220T is based on the {{intel|Cascade Lake|l=arch}} microarchitecture and is manufactured on a [[14 nm process]]. This chip supports 4-way multiprocessing, sports one {{x86|AVX-512}} [[FMA]] units as well as two {{intel|Ultra Path Interconnect|UPI}} links. This microprocessor supports up 1 TiB of hexa-channel DDR4-2666 memory, operates at 1.9 GHz with a TDP of 105 W and features a {{intel|turbo boost}} frequency of up to 3.9 GHz. |
| Line 74: | Line 81: | ||
|bandwidth qchan=79.47 GiB/s | |bandwidth qchan=79.47 GiB/s | ||
|bandwidth hchan=119.21 GiB/s | |bandwidth hchan=119.21 GiB/s | ||
| + | }} | ||
| + | |||
| + | == Expansions == | ||
| + | {{expansions main | ||
| + | | | ||
| + | {{expansions entry | ||
| + | |type=PCIe | ||
| + | |pcie revision=3.0 | ||
| + | |pcie lanes=48 | ||
| + | |pcie config=1x16 | ||
| + | |pcie config 2=x8 | ||
| + | |pcie config 3=x4 | ||
| + | }} | ||
| + | }} | ||
| + | |||
| + | == Features == | ||
| + | {{x86 features | ||
| + | |real=Yes | ||
| + | |protected=Yes | ||
| + | |smm=Yes | ||
| + | |fpu=Yes | ||
| + | |x8616=Yes | ||
| + | |x8632=Yes | ||
| + | |x8664=Yes | ||
| + | |nx=Yes | ||
| + | |mmx=Yes | ||
| + | |emmx=Yes | ||
| + | |sse=Yes | ||
| + | |sse2=Yes | ||
| + | |sse3=Yes | ||
| + | |ssse3=Yes | ||
| + | |sse41=Yes | ||
| + | |sse42=Yes | ||
| + | |sse4a=No | ||
| + | |avx=Yes | ||
| + | |avx2=Yes | ||
| + | |avx512f=Yes | ||
| + | |avx512cd=Yes | ||
| + | |avx512er=No | ||
| + | |avx512pf=No | ||
| + | |avx512bw=Yes | ||
| + | |avx512dq=Yes | ||
| + | |avx512vl=Yes | ||
| + | |avx512ifma=No | ||
| + | |avx512vbmi=No | ||
| + | |avx5124fmaps=No | ||
| + | |avx512vnni=Yes | ||
| + | |avx5124vnniw=No | ||
| + | |avx512vpopcntdq=No | ||
| + | |abm=Yes | ||
| + | |tbm=No | ||
| + | |bmi1=Yes | ||
| + | |bmi2=Yes | ||
| + | |fma3=Yes | ||
| + | |fma4=No | ||
| + | |aes=Yes | ||
| + | |rdrand=Yes | ||
| + | |sha=No | ||
| + | |xop=No | ||
| + | |adx=Yes | ||
| + | |clmul=Yes | ||
| + | |f16c=Yes | ||
| + | |bfloat16=No | ||
| + | |tbt1=No | ||
| + | |tbt2=Yes | ||
| + | |tbmt3=No | ||
| + | |bpt=No | ||
| + | |eist=Yes | ||
| + | |sst=Yes | ||
| + | |flex=No | ||
| + | |fastmem=No | ||
| + | |ivmd=Yes | ||
| + | |intelnodecontroller=No | ||
| + | |intelnode=Yes | ||
| + | |kpt=Yes | ||
| + | |ptt=Yes | ||
| + | |intelrunsure=No | ||
| + | |mbe=Yes | ||
| + | |isrt=No | ||
| + | |sba=No | ||
| + | |mwt=No | ||
| + | |sipp=No | ||
| + | |att=No | ||
| + | |ipt=No | ||
| + | |tsx=Yes | ||
| + | |txt=Yes | ||
| + | |ht=Yes | ||
| + | |vpro=Yes | ||
| + | |vtx=Yes | ||
| + | |vtd=Yes | ||
| + | |ept=Yes | ||
| + | |mpx=No | ||
| + | |sgx=No | ||
| + | |securekey=No | ||
| + | |osguard=No | ||
| + | |intqat=No | ||
| + | |dlboost=Yes | ||
| + | |3dnow=No | ||
| + | |e3dnow=No | ||
| + | |smartmp=No | ||
| + | |powernow=No | ||
| + | |amdvi=No | ||
| + | |amdv=No | ||
| + | |amdsme=No | ||
| + | |amdtsme=No | ||
| + | |amdsev=No | ||
| + | |rvi=No | ||
| + | |smt=No | ||
| + | |sensemi=No | ||
| + | |xfr=No | ||
| + | |xfr2=No | ||
| + | |mxfr=No | ||
| + | |amdpb=No | ||
| + | |amdpb2=No | ||
| + | |amdpbod=No | ||
| + | }} | ||
| + | |||
| + | == Frequencies == | ||
| + | {{see also|intel/frequency_behavior|l1=Intel's CPU Frequency Behavior}} | ||
| + | {{frequency table | ||
| + | |freq_base=1,900MHz | ||
| + | |freq_1=3,900MHz | ||
| + | |freq_2=3,900MHz | ||
| + | |freq_3=3,700MHz | ||
| + | |freq_4=3,700MHz | ||
| + | |freq_5=3,600MHz | ||
| + | |freq_6=3,600MHz | ||
| + | |freq_7=3,600MHz | ||
| + | |freq_8=3,600MHz | ||
| + | |freq_9=3,100MHz | ||
| + | |freq_10=3,100MHz | ||
| + | |freq_11=3,100MHz | ||
| + | |freq_12=3,100MHz | ||
| + | |freq_13=2,800MHz | ||
| + | |freq_14=2,800MHz | ||
| + | |freq_15=2,800MHz | ||
| + | |freq_16=2,800MHz | ||
| + | |freq_17=2,700MHz | ||
| + | |freq_18=2,700MHz | ||
| + | |freq_avx2_base=1,500MHz | ||
| + | |freq_avx2_1=3,800MHz | ||
| + | |freq_avx2_2=3,800MHz | ||
| + | |freq_avx2_3=3,600MHz | ||
| + | |freq_avx2_4=3,600MHz | ||
| + | |freq_avx2_5=3,400MHz | ||
| + | |freq_avx2_6=3,400MHz | ||
| + | |freq_avx2_7=3,400MHz | ||
| + | |freq_avx2_8=3,400MHz | ||
| + | |freq_avx2_9=2,900MHz | ||
| + | |freq_avx2_10=2,900MHz | ||
| + | |freq_avx2_11=2,900MHz | ||
| + | |freq_avx2_12=2,900MHz | ||
| + | |freq_avx2_13=2,600MHz | ||
| + | |freq_avx2_14=2,600MHz | ||
| + | |freq_avx2_15=2,600MHz | ||
| + | |freq_avx2_16=2,600MHz | ||
| + | |freq_avx2_17=2,500MHz | ||
| + | |freq_avx2_18=2,500MHz | ||
| + | |freq_avx512_base=1,100MHz | ||
| + | |freq_avx512_1=3,700MHz | ||
| + | |freq_avx512_2=3,700MHz | ||
| + | |freq_avx512_3=3,500MHz | ||
| + | |freq_avx512_4=3,500MHz | ||
| + | |freq_avx512_5=2,800MHz | ||
| + | |freq_avx512_6=2,800MHz | ||
| + | |freq_avx512_7=2,800MHz | ||
| + | |freq_avx512_8=2,800MHz | ||
| + | |freq_avx512_9=2,400MHz | ||
| + | |freq_avx512_10=2,400MHz | ||
| + | |freq_avx512_11=2,400MHz | ||
| + | |freq_avx512_12=2,400MHz | ||
| + | |freq_avx512_13=2,100MHz | ||
| + | |freq_avx512_14=2,100MHz | ||
| + | |freq_avx512_15=2,100MHz | ||
| + | |freq_avx512_16=2,100MHz | ||
| + | |freq_avx512_17=2,100MHz | ||
| + | |freq_avx512_18=2,100MHz | ||
}} | }} | ||
Latest revision as of 23:22, 28 December 2019
| Edit Values | |
| Xeon Gold 5220T | |
| General Info | |
| Designer | Intel |
| Manufacturer | Intel |
| Model Number | 5220T |
| S-Spec | QS1R (QS) |
| Market | Server |
| Introduction | April 2, 2019 (announced) April 2, 2019 (launched) |
| Release Price | $1,273.00 (tray) $1,280.00 (box) |
| Shop | Amazon |
| General Specs | |
| Family | Xeon Gold |
| Series | 5200 |
| Locked | Yes |
| Frequency | 1,900 MHz |
| Turbo Frequency | 3,900 MHz (1 core) |
| Bus type | DMI 3.0 |
| Bus rate | 4 × 8 GT/s |
| Clock multiplier | 19 |
| CPUID | 0x50655 |
| Microarchitecture | |
| ISA | x86-64 (x86) |
| Microarchitecture | Cascade Lake |
| Platform | Purley |
| Chipset | Lewisburg |
| Core Name | Cascade Lake SP |
| Core Family | 6 |
| Core Stepping | B1 |
| Process | 14 nm |
| Technology | CMOS |
| Word Size | 64 bit |
| Cores | 18 |
| Threads | 36 |
| Max Memory | 1 TiB |
| Multiprocessing | |
| Max SMP | 4-Way (Multiprocessor) |
| Interconnect | UPI |
| Interconnect Links | 3 |
| Interconnect Rate | 10.4 GT/s |
| Electrical | |
| TDP | 105 W |
| Packaging | |
| Package | FCLGA-3647 (FCLGA) |
| Dimension | 76.16 mm × 56.6 mm |
| Pitch | 0.8585 mm × 0.9906 mm |
| Contacts | 3647 |
| Socket | Socket P, LGA-3647 |
| Succession | |
Xeon Gold 5220T is a 64-bit 18-core x86 high performance server microprocessor introduced by Intel in early 2019. The Gold 5220T is based on the Cascade Lake microarchitecture and is manufactured on a 14 nm process. This chip supports 4-way multiprocessing, sports one AVX-512 FMA units as well as two UPI links. This microprocessor supports up 1 TiB of hexa-channel DDR4-2666 memory, operates at 1.9 GHz with a TDP of 105 W and features a turbo boost frequency of up to 3.9 GHz.
Cache[edit]
- Main article: Cascade Lake § Cache
|
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
|||||||||||||||||||||||||||||||||||||
Memory controller[edit]
|
Integrated Memory Controller
|
||||||||||||||
|
||||||||||||||
Expansions[edit]
Expansion Options |
|||||
|
|||||
Features[edit]
[Edit/Modify Supported Features]
Frequencies[edit]
- See also: Intel's CPU Frequency Behavior
| Mode | Base | Turbo Frequency/Active Cores | |||||||||||||||||
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | ||
| Normal | 1,900MHz | 3,900MHz | 3,900MHz | 3,700MHz | 3,700MHz | 3,600MHz | 3,600MHz | 3,600MHz | 3,600MHz | 3,100MHz | 3,100MHz | 3,100MHz | 3,100MHz | 2,800MHz | 2,800MHz | 2,800MHz | 2,800MHz | 2,700MHz | 2,700MHz |
| AVX2 | 1,500MHz | 3,800MHz | 3,800MHz | 3,600MHz | 3,600MHz | 3,400MHz | 3,400MHz | 3,400MHz | 3,400MHz | 2,900MHz | 2,900MHz | 2,900MHz | 2,900MHz | 2,600MHz | 2,600MHz | 2,600MHz | 2,600MHz | 2,500MHz | 2,500MHz |
| AVX512 | 1,100MHz | 3,700MHz | 3,700MHz | 3,500MHz | 3,500MHz | 2,800MHz | 2,800MHz | 2,800MHz | 2,800MHz | 2,400MHz | 2,400MHz | 2,400MHz | 2,400MHz | 2,100MHz | 2,100MHz | 2,100MHz | 2,100MHz | 2,100MHz | 2,100MHz |
Facts about "Xeon Gold 5220T - Intel"
| Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki. | Xeon Gold 5220T - Intel#pcie + |
| base frequency | 1,900 MHz (1.9 GHz, 1,900,000 kHz) + |
| bus links | 4 + |
| bus rate | 8,000 MT/s (8 GT/s, 8,000,000 kT/s) + |
| bus type | DMI 3.0 + |
| chipset | Lewisburg + |
| clock multiplier | 19 + |
| core count | 18 + |
| core family | 6 + |
| core name | Cascade Lake SP + |
| cpuid | 0x50655 + |
| designer | Intel + |
| family | Xeon Gold + |
| first announced | April 2, 2019 + |
| first launched | April 2, 2019 + |
| full page name | intel/xeon gold/5220t + |
| has ecc memory support | true + |
| has locked clock multiplier | true + |
| instance of | microprocessor + |
| isa | x86-64 + |
| isa family | x86 + |
| l1$ size | 1,152 KiB (1,179,648 B, 1.125 MiB) + |
| l1d$ description | 8-way set associative + |
| l1d$ size | 576 KiB (589,824 B, 0.563 MiB) + |
| l1i$ description | 8-way set associative + |
| l1i$ size | 576 KiB (589,824 B, 0.563 MiB) + |
| l2$ description | 16-way set associative + |
| l2$ size | 18 MiB (18,432 KiB, 18,874,368 B, 0.0176 GiB) + |
| l3$ description | 11-way set associative + |
| l3$ size | 24.75 MiB (25,344 KiB, 25,952,256 B, 0.0242 GiB) + |
| ldate | April 2, 2019 + |
| main image | |
| manufacturer | Intel + |
| market segment | Server + |
| max cpu count | 4 + |
| max memory | 1,048,576 MiB (1,073,741,824 KiB, 1,099,511,627,776 B, 1,024 GiB, 1 TiB) + |
| max memory bandwidth | 119.21 GiB/s (122,071.04 MiB/s, 128.001 GB/s, 128,000.763 MB/s, 0.116 TiB/s, 0.128 TB/s) + |
| max memory channels | 6 + |
| microarchitecture | Cascade Lake + |
| model number | 5220T + |
| name | Xeon Gold 5220T + |
| package | FCLGA-3647 + |
| platform | Purley + |
| process | 14 nm (0.014 μm, 1.4e-5 mm) + |
| release price | $ 1,273.00 (€ 1,145.70, £ 1,031.13, ¥ 131,539.09) + and $ 1,280.00 (€ 1,152.00, £ 1,036.80, ¥ 132,262.40) + |
| release price (box) | $ 1,280.00 (€ 1,152.00, £ 1,036.80, ¥ 132,262.40) + |
| release price (tray) | $ 1,273.00 (€ 1,145.70, £ 1,031.13, ¥ 131,539.09) + |
| series | 5200 + |
| smp max ways | 4 + |
| socket | Socket P + and LGA-3647 + |
| supported memory type | DDR4-2666 + |
| tdp | 105 W (105,000 mW, 0.141 hp, 0.105 kW) + |
| technology | CMOS + |
| thread count | 36 + |
| turbo frequency (1 core) | 3,900 MHz (3.9 GHz, 3,900,000 kHz) + |
| word size | 64 bit (8 octets, 16 nibbles) + |