From WikiChip
Difference between revisions of "intel/xeon silver/4215"
(4215) |
|||
(11 intermediate revisions by 2 users not shown) | |||
Line 2: | Line 2: | ||
{{chip | {{chip | ||
|name=Xeon Silver 4215 | |name=Xeon Silver 4215 | ||
− | |image= | + | |image=cascade lake sp (front).png |
|designer=Intel | |designer=Intel | ||
|manufacturer=Intel | |manufacturer=Intel | ||
|model number=4215 | |model number=4215 | ||
+ | |part number=CD8069504212701 | ||
+ | |s-spec=SRFBA | ||
+ | |s-spec qs=QRG7 | ||
|market=Server | |market=Server | ||
− | |first announced= | + | |first announced=April 2, 2019 |
− | |first launched= | + | |first launched=April 2, 2019 |
+ | |release price (tray)=$794.00 | ||
|family=Xeon Silver | |family=Xeon Silver | ||
− | |series= | + | |series=4200 |
|locked=Yes | |locked=Yes | ||
|frequency=2,500 MHz | |frequency=2,500 MHz | ||
− | |turbo frequency1=3, | + | |turbo frequency1=3,500 MHz |
|clock multiplier=25 | |clock multiplier=25 | ||
|isa=x86-64 | |isa=x86-64 | ||
Line 22: | Line 26: | ||
|core name=Cascade Lake SP | |core name=Cascade Lake SP | ||
|core family=6 | |core family=6 | ||
+ | |core stepping=L0 | ||
+ | |core stepping 2=L1 | ||
|process=14 nm | |process=14 nm | ||
|technology=CMOS | |technology=CMOS | ||
Line 27: | Line 33: | ||
|core count=8 | |core count=8 | ||
|thread count=16 | |thread count=16 | ||
+ | |max memory=1 TiB | ||
|max cpus=2 | |max cpus=2 | ||
− | |tdp= | + | |smp interconnect=UPI |
+ | |smp interconnect links=2 | ||
+ | |smp interconnect rate=9.6 GT/s | ||
+ | |tdp=85 W | ||
|tcase min=0 °C | |tcase min=0 °C | ||
|tcase max=77 °C | |tcase max=77 °C | ||
− | |package | + | |package name 1=intel,fclga_3647 |
}} | }} | ||
− | '''Xeon Silver 4215''' is a {{arch|64}} [[octa-core]] [[x86]] | + | '''Xeon Silver 4215''' is a {{arch|64}} [[octa-core]] [[x86]] mid-range performance server microprocessor introduced by [[Intel]] in early [[2019]]. The Silver 4215 is based on the {{intel|Cascade Lake|l=arch}} microarchitecture and is manufactured on a [[14 nm process]]. This chip supports dual-way multiprocessing, sports one {{x86|AVX-512}} [[FMA]] units as well as two {{intel|Ultra Path Interconnect|UPI}} links. This microprocessor supports up 1 TiB of hexa-channel DDR4-2400 memory, operates at 2.5 GHz with a TDP of 85 W and features a {{intel|turbo boost}} frequency of up to 3.5 GHz. |
− | |||
− | |||
− | |||
Line 64: | Line 71: | ||
|type=DDR4-2400 | |type=DDR4-2400 | ||
|ecc=Yes | |ecc=Yes | ||
− | |max mem= | + | |max mem=1 TiB |
|controllers=2 | |controllers=2 | ||
|channels=6 | |channels=6 | ||
Line 75: | Line 82: | ||
== Expansions == | == Expansions == | ||
− | {{expansions | + | {{expansions main |
− | | pcie revision | + | | |
− | | pcie lanes | + | {{expansions entry |
− | | pcie config | + | |type=PCIe |
− | | pcie config 2 | + | |pcie revision=3.0 |
− | | pcie config 3 | + | |pcie lanes=48 |
+ | |pcie config=1x16 | ||
+ | |pcie config 2=x8 | ||
+ | |pcie config 3=x4 | ||
+ | }} | ||
}} | }} | ||
Line 114: | Line 125: | ||
|avx512vbmi=No | |avx512vbmi=No | ||
|avx5124fmaps=No | |avx5124fmaps=No | ||
+ | |avx512vnni=Yes | ||
|avx5124vnniw=No | |avx5124vnniw=No | ||
|avx512vpopcntdq=No | |avx512vpopcntdq=No | ||
Line 129: | Line 141: | ||
|clmul=Yes | |clmul=Yes | ||
|f16c=Yes | |f16c=Yes | ||
+ | |bfloat16=No | ||
|tbt1=No | |tbt1=No | ||
|tbt2=Yes | |tbt2=Yes | ||
Line 138: | Line 151: | ||
|fastmem=No | |fastmem=No | ||
|ivmd=Yes | |ivmd=Yes | ||
+ | |intelnodecontroller=No | ||
|intelnode=Yes | |intelnode=Yes | ||
|kpt=Yes | |kpt=Yes | ||
|ptt=Yes | |ptt=Yes | ||
+ | |intelrunsure=No | ||
|mbe=Yes | |mbe=Yes | ||
|isrt=No | |isrt=No | ||
Line 153: | Line 168: | ||
|vpro=Yes | |vpro=Yes | ||
|vtx=Yes | |vtx=Yes | ||
− | |vtd= | + | |vtd=Yes |
|ept=Yes | |ept=Yes | ||
|mpx=No | |mpx=No | ||
Line 159: | Line 174: | ||
|securekey=No | |securekey=No | ||
|osguard=No | |osguard=No | ||
+ | |intqat=No | ||
+ | |dlboost=Yes | ||
|3dnow=No | |3dnow=No | ||
|e3dnow=No | |e3dnow=No | ||
Line 172: | Line 189: | ||
|sensemi=No | |sensemi=No | ||
|xfr=No | |xfr=No | ||
+ | |xfr2=No | ||
+ | |mxfr=No | ||
+ | |amdpb=No | ||
+ | |amdpb2=No | ||
+ | |amdpbod=No | ||
+ | }} | ||
+ | |||
+ | == Frequencies == | ||
+ | {{see also|intel/frequency_behavior|l1=Intel's CPU Frequency Behavior}} | ||
+ | {{frequency table | ||
+ | |freq_base=2,500MHz | ||
+ | |freq_1=3,500MHz | ||
+ | |freq_2=3,500MHz | ||
+ | |freq_3=3,300MHz | ||
+ | |freq_4=3,300MHz | ||
+ | |freq_5=3,000MHz | ||
+ | |freq_6=3,000MHz | ||
+ | |freq_7=3,000MHz | ||
+ | |freq_8=3,000MHz | ||
+ | |freq_avx2_base=2,000MHz | ||
+ | |freq_avx2_1=3,300MHz | ||
+ | |freq_avx2_2=3,300MHz | ||
+ | |freq_avx2_3=3,100MHz | ||
+ | |freq_avx2_4=3,100MHz | ||
+ | |freq_avx2_5=2,600MHz | ||
+ | |freq_avx2_6=2,600MHz | ||
+ | |freq_avx2_7=2,600MHz | ||
+ | |freq_avx2_8=2,600MHz | ||
+ | |freq_avx512_base=1,500MHz | ||
+ | |freq_avx512_1=2,300MHz | ||
+ | |freq_avx512_2=2,300MHz | ||
+ | |freq_avx512_3=2,100MHz | ||
+ | |freq_avx512_4=2,100MHz | ||
+ | |freq_avx512_5=2,000MHz | ||
+ | |freq_avx512_6=2,000MHz | ||
+ | |freq_avx512_7=2,000MHz | ||
+ | |freq_avx512_8=2,000MHz | ||
}} | }} |
Latest revision as of 11:16, 29 December 2019
Edit Values | |
Xeon Silver 4215 | |
General Info | |
Designer | Intel |
Manufacturer | Intel |
Model Number | 4215 |
Part Number | CD8069504212701 |
S-Spec | SRFBA QRG7 (QS) |
Market | Server |
Introduction | April 2, 2019 (announced) April 2, 2019 (launched) |
Release Price | $794.00 (tray) |
Shop | Amazon |
General Specs | |
Family | Xeon Silver |
Series | 4200 |
Locked | Yes |
Frequency | 2,500 MHz |
Turbo Frequency | 3,500 MHz (1 core) |
Clock multiplier | 25 |
Microarchitecture | |
ISA | x86-64 (x86) |
Microarchitecture | Cascade Lake |
Platform | Purley |
Chipset | Lewisburg |
Core Name | Cascade Lake SP |
Core Family | 6 |
Core Stepping | L0, L1 |
Process | 14 nm |
Technology | CMOS |
Word Size | 64 bit |
Cores | 8 |
Threads | 16 |
Max Memory | 1 TiB |
Multiprocessing | |
Max SMP | 2-Way (Multiprocessor) |
Interconnect | UPI |
Interconnect Links | 2 |
Interconnect Rate | 9.6 GT/s |
Electrical | |
TDP | 85 W |
Tcase | 0 °C – 77 °C |
Packaging | |
Package | FCLGA-3647 (FCLGA) |
Dimension | 76.16 mm × 56.6 mm |
Pitch | 0.8585 mm × 0.9906 mm |
Contacts | 3647 |
Socket | Socket P, LGA-3647 |
Xeon Silver 4215 is a 64-bit octa-core x86 mid-range performance server microprocessor introduced by Intel in early 2019. The Silver 4215 is based on the Cascade Lake microarchitecture and is manufactured on a 14 nm process. This chip supports dual-way multiprocessing, sports one AVX-512 FMA units as well as two UPI links. This microprocessor supports up 1 TiB of hexa-channel DDR4-2400 memory, operates at 2.5 GHz with a TDP of 85 W and features a turbo boost frequency of up to 3.5 GHz.
Cache[edit]
- Main article: Cascade Lake § Cache
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
Memory controller[edit]
Integrated Memory Controller
|
||||||||||||||
|
Expansions[edit]
Expansion Options |
|||||
|
Features[edit]
[Edit/Modify Supported Features]
Frequencies[edit]
- See also: Intel's CPU Frequency Behavior
Mode | Base | Turbo Frequency/Active Cores | |||||||
---|---|---|---|---|---|---|---|---|---|
1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | ||
Normal | 2,500MHz | 3,500MHz | 3,500MHz | 3,300MHz | 3,300MHz | 3,000MHz | 3,000MHz | 3,000MHz | 3,000MHz |
AVX2 | 2,000MHz | 3,300MHz | 3,300MHz | 3,100MHz | 3,100MHz | 2,600MHz | 2,600MHz | 2,600MHz | 2,600MHz |
AVX512 | 1,500MHz | 2,300MHz | 2,300MHz | 2,100MHz | 2,100MHz | 2,000MHz | 2,000MHz | 2,000MHz | 2,000MHz |
Facts about "Xeon Silver 4215 - Intel"
Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki. | Xeon Silver 4215 - Intel#io + |
base frequency | 2,500 MHz (2.5 GHz, 2,500,000 kHz) + |
chipset | Lewisburg + |
clock multiplier | 25 + |
core count | 8 + |
core family | 6 + |
core name | Cascade Lake SP + |
designer | Intel + |
family | Xeon Silver + |
first announced | March 2019 + |
first launched | March 2019 + |
full page name | intel/xeon silver/4215 + |
has advanced vector extensions | true + |
has advanced vector extensions 2 | true + |
has advanced vector extensions 512 | true + |
has ecc memory support | true + |
has extended page tables support | true + |
has feature | Advanced Vector Extensions +, Advanced Vector Extensions 2 +, Advanced Vector Extensions 512 +, Advanced Encryption Standard Instruction Set Extension +, Hyper-Threading Technology +, Turbo Boost Technology 2.0 +, Enhanced SpeedStep Technology +, Speed Shift Technology +, Trusted Execution Technology +, Intel vPro Technology +, Intel VT-x +, Extended Page Tables + and Transactional Synchronization Extensions + |
has intel enhanced speedstep technology | true + |
has intel speed shift technology | true + |
has intel trusted execution technology | true + |
has intel turbo boost technology 2 0 | true + |
has intel vpro technology | true + |
has intel vt-x technology | true + |
has locked clock multiplier | true + |
has second level address translation support | true + |
has simultaneous multithreading | true + |
has transactional synchronization extensions | true + |
has x86 advanced encryption standard instruction set extension | true + |
instance of | microprocessor + |
isa | x86-64 + |
isa family | x86 + |
l1$ size | 512 KiB (524,288 B, 0.5 MiB) + |
l1d$ description | 8-way set associative + |
l1d$ size | 256 KiB (262,144 B, 0.25 MiB) + |
l1i$ description | 8-way set associative + |
l1i$ size | 256 KiB (262,144 B, 0.25 MiB) + |
l2$ description | 16-way set associative + |
l2$ size | 8 MiB (8,192 KiB, 8,388,608 B, 0.00781 GiB) + |
l3$ description | 11-way set associative + |
l3$ size | 11 MiB (11,264 KiB, 11,534,336 B, 0.0107 GiB) + |
ldate | March 2019 + |
main image | + |
manufacturer | Intel + |
market segment | Server + |
max case temperature | 350.15 K (77 °C, 170.6 °F, 630.27 °R) + |
max cpu count | 2 + |
max memory bandwidth | 107.3 GiB/s (109,875.2 MiB/s, 115.212 GB/s, 115,212.498 MB/s, 0.105 TiB/s, 0.115 TB/s) + |
max memory channels | 6 + |
max pcie lanes | 48 + |
microarchitecture | Cascade Lake + |
min case temperature | 273.15 K (0 °C, 32 °F, 491.67 °R) + |
model number | 4215 + |
name | Xeon Silver 4215 + |
platform | Purley + |
process | 14 nm (0.014 μm, 1.4e-5 mm) + |
series | 4000 + |
smp max ways | 2 + |
supported memory type | DDR4-2400 + |
technology | CMOS + |
thread count | 16 + |
turbo frequency (1 core) | 3,500 MHz (3.5 GHz, 3,500,000 kHz) + |
word size | 64 bit (8 octets, 16 nibbles) + |