From WikiChip
Difference between revisions of "intel/xeon w/w-2123"
| (14 intermediate revisions by 2 users not shown) | |||
| Line 1: | Line 1: | ||
{{intel title|Xeon W-2123}} | {{intel title|Xeon W-2123}} | ||
| − | {{ | + | {{chip |
| − | |||
|name=Xeon W-2123 | |name=Xeon W-2123 | ||
|image=intel skylake w (front).png | |image=intel skylake w (front).png | ||
| Line 8: | Line 7: | ||
|model number=W-2123 | |model number=W-2123 | ||
|part number=CD8067303533002 | |part number=CD8067303533002 | ||
| + | |part number 2=BX80673W2123 | ||
|s-spec=SR3LJ | |s-spec=SR3LJ | ||
| + | |s-spec qs=QMW0 | ||
|market=Workstation | |market=Workstation | ||
|first announced=August 29, 2017 | |first announced=August 29, 2017 | ||
|first launched=August 29, 2017 | |first launched=August 29, 2017 | ||
| − | |release price=$294.00 | + | |release price (tray)=$294.00 |
| + | |release price (box)=$294.00 | ||
|family=Xeon W | |family=Xeon W | ||
|series=W-2000 | |series=W-2000 | ||
| Line 25: | Line 27: | ||
|isa family=x86 | |isa family=x86 | ||
|microarch=Skylake (server) | |microarch=Skylake (server) | ||
| − | |platform= | + | |platform=Basin Falls |
|core name=Skylake W | |core name=Skylake W | ||
|core family=6 | |core family=6 | ||
| Line 37: | Line 39: | ||
|max memory=512 GiB | |max memory=512 GiB | ||
|tdp=120 W | |tdp=120 W | ||
| − | |package | + | |tcase min=0 °C |
| + | |tcase max=65 °C | ||
| + | |package name 1=intel,fclga_2066 | ||
}} | }} | ||
| − | '''W-2123''' is a {{arch|64}} [[quad-core]] [[x86]] enterprise performance workstation microprocessor introduced by [[Intel]] in [[2017]]. This processors, which is fabricated on an enhanced [[14 nm process|14nm+ process]] based on the {{intel|Skylake (server)|Skylake}} server microarchitecture, operates at 3.6 GHz with a [[TDP]] of 120 W and a {{intel|turbo boost}} frequency of up to 3.9 GHz. This chip supports up to 512 GiB of | + | '''W-2123''' is a {{arch|64}} [[quad-core]] [[x86]] enterprise performance workstation microprocessor introduced by [[Intel]] in [[2017]]. This processors, which is fabricated on an enhanced [[14 nm process|14nm+ process]] based on the {{intel|Skylake (server)|Skylake}} server microarchitecture, operates at 3.6 GHz with a [[TDP]] of 120 W and a {{intel|turbo boost}} frequency of up to 3.9 GHz. This chip supports up to 512 GiB of quad-channel DDR4-2666 ECC memory. |
== Cache == | == Cache == | ||
| Line 61: | Line 65: | ||
|l3 desc=11-way set associative | |l3 desc=11-way set associative | ||
|l3 policy=write-back | |l3 policy=write-back | ||
| + | }} | ||
| + | |||
| + | == Memory controller == | ||
| + | {{memory controller | ||
| + | |type=DDR4-2666 | ||
| + | |ecc=Yes | ||
| + | |max mem=512 GiB | ||
| + | |controllers=2 | ||
| + | |channels=4 | ||
| + | |max bandwidth=79.47 GiB/s | ||
| + | |bandwidth schan=19.87 GiB/s | ||
| + | |bandwidth dchan=39.74 GiB/s | ||
| + | |bandwidth qchan=79.47 GiB/s | ||
| + | |pae=46 bit | ||
| + | }} | ||
| + | |||
| + | == Expansions == | ||
| + | {{expansions main | ||
| + | | | ||
| + | {{expansions entry | ||
| + | |type=PCIe | ||
| + | |pcie revision=3.0 | ||
| + | |pcie lanes=48 | ||
| + | |pcie config=x16 | ||
| + | |pcie config 2=x8 | ||
| + | |pcie config 3=x4 | ||
| + | }} | ||
| + | }} | ||
| + | |||
| + | == Features == | ||
| + | {{x86 features | ||
| + | |real=Yes | ||
| + | |protected=Yes | ||
| + | |smm=Yes | ||
| + | |fpu=Yes | ||
| + | |x8616=Yes | ||
| + | |x8632=Yes | ||
| + | |x8664=Yes | ||
| + | |nx=Yes | ||
| + | |mmx=Yes | ||
| + | |emmx=Yes | ||
| + | |sse=Yes | ||
| + | |sse2=Yes | ||
| + | |sse3=Yes | ||
| + | |ssse3=Yes | ||
| + | |sse41=Yes | ||
| + | |sse42=Yes | ||
| + | |sse4a=No | ||
| + | |avx=Yes | ||
| + | |avx2=Yes | ||
| + | |avx512f=Yes | ||
| + | |avx512cd=Yes | ||
| + | |avx512er=No | ||
| + | |avx512pf=No | ||
| + | |avx512bw=Yes | ||
| + | |avx512dq=Yes | ||
| + | |avx512vl=Yes | ||
| + | |avx512ifma=No | ||
| + | |avx512vbmi=No | ||
| + | |avx5124fmaps=No | ||
| + | |avx5124vnniw=No | ||
| + | |avx512vpopcntdq=No | ||
| + | |avx512units=2 | ||
| + | |abm=Yes | ||
| + | |tbm=No | ||
| + | |bmi1=Yes | ||
| + | |bmi2=Yes | ||
| + | |fma3=Yes | ||
| + | |fma4=No | ||
| + | |aes=Yes | ||
| + | |rdrand=Yes | ||
| + | |sha=No | ||
| + | |xop=No | ||
| + | |adx=Yes | ||
| + | |clmul=Yes | ||
| + | |f16c=Yes | ||
| + | |tbt1=No | ||
| + | |tbt2=Yes | ||
| + | |tbmt3=No | ||
| + | |bpt=No | ||
| + | |eist=Yes | ||
| + | |sst=Yes | ||
| + | |flex=No | ||
| + | |fastmem=No | ||
| + | |ivmd=Yes | ||
| + | |intelnodecontroller=No | ||
| + | |intelnode=No | ||
| + | |kpt=No | ||
| + | |ptt=No | ||
| + | |intelrunsure=No | ||
| + | |mbe=No | ||
| + | |isrt=No | ||
| + | |sba=No | ||
| + | |mwt=No | ||
| + | |sipp=No | ||
| + | |att=No | ||
| + | |ipt=Yes | ||
| + | |tsx=Yes | ||
| + | |txt=Yes | ||
| + | |ht=Yes | ||
| + | |vpro=Yes | ||
| + | |vtx=Yes | ||
| + | |vtd=Yes | ||
| + | |ept=Yes | ||
| + | |mpx=Yes | ||
| + | |sgx=No | ||
| + | |securekey=Yes | ||
| + | |osguard=Yes | ||
| + | |intqat=No | ||
| + | |3dnow=No | ||
| + | |e3dnow=No | ||
| + | |smartmp=No | ||
| + | |powernow=No | ||
| + | |amdvi=No | ||
| + | |amdv=No | ||
| + | |amdsme=No | ||
| + | |amdtsme=No | ||
| + | |amdsev=No | ||
| + | |rvi=No | ||
| + | |smt=No | ||
| + | |sensemi=No | ||
| + | |xfr=No | ||
| + | }} | ||
| + | |||
| + | == Frequencies == | ||
| + | {{see also|intel/frequency_behavior|l1=Intel's CPU Frequency Behavior}} | ||
| + | {{frequency table | ||
| + | |freq_base=3,600 MHz | ||
| + | |freq_1=3,900 MHz | ||
| + | |freq_2=3,900 MHz | ||
| + | |freq_3=3,700 MHz | ||
| + | |freq_4=3,700 MHz | ||
| + | |freq_avx2_1=3,500 MHz | ||
| + | |freq_avx2_2=3,500 MHz | ||
| + | |freq_avx2_3=3,400 MHz | ||
| + | |freq_avx2_4=3,400 MHz | ||
| + | |freq_avx512_1=3,500 MHz | ||
| + | |freq_avx512_2=3,500 MHz | ||
| + | |freq_avx512_3=3,400 MHz | ||
| + | |freq_avx512_4=3,400 MHz | ||
}} | }} | ||
Latest revision as of 16:03, 14 May 2019
| Edit Values | |
| Xeon W-2123 | |
| General Info | |
| Designer | Intel |
| Manufacturer | Intel |
| Model Number | W-2123 |
| Part Number | CD8067303533002, BX80673W2123 |
| S-Spec | SR3LJ QMW0 (QS) |
| Market | Workstation |
| Introduction | August 29, 2017 (announced) August 29, 2017 (launched) |
| Release Price | $294.00 (tray) $294.00 (box) |
| Shop | Amazon |
| General Specs | |
| Family | Xeon W |
| Series | W-2000 |
| Locked | Yes |
| Frequency | 3,600 MHz |
| Turbo Frequency | 3,900 MHz (1 core) |
| Bus type | DMI 3.0 |
| Bus rate | 4 × 8 GT/s |
| Clock multiplier | 36 |
| Microarchitecture | |
| ISA | x86-64 (x86) |
| Microarchitecture | Skylake (server) |
| Platform | Basin Falls |
| Core Name | Skylake W |
| Core Family | 6 |
| Core Stepping | U0 |
| Process | 14 nm |
| Technology | CMOS |
| Word Size | 64 bit |
| Cores | 4 |
| Threads | 8 |
| Max Memory | 512 GiB |
| Multiprocessing | |
| Max SMP | 1-Way (Uniprocessor) |
| Electrical | |
| TDP | 120 W |
| Tcase | 0 °C – 65 °C |
| Packaging | |
| Package | FCLGA-2066 (LGA) |
| Dimension | 52.5 mm × 45 mm |
| Pitch | 1.016 mm |
| Contacts | 2066 |
| Socket | Socket R4 |
W-2123 is a 64-bit quad-core x86 enterprise performance workstation microprocessor introduced by Intel in 2017. This processors, which is fabricated on an enhanced 14nm+ process based on the Skylake server microarchitecture, operates at 3.6 GHz with a TDP of 120 W and a turbo boost frequency of up to 3.9 GHz. This chip supports up to 512 GiB of quad-channel DDR4-2666 ECC memory.
Cache[edit]
- Main article: Skylake § Cache
Note that while this is a quad-core part, the L3 cache size is that of a hexa-core part.
|
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
|||||||||||||||||||||||||||||||||||||
Memory controller[edit]
|
Integrated Memory Controller
|
||||||||||||||||
|
||||||||||||||||
Expansions[edit]
Expansion Options |
|||||
|
|||||
Features[edit]
[Edit/Modify Supported Features]
Frequencies[edit]
- See also: Intel's CPU Frequency Behavior
| Mode | Base | Turbo Frequency/Active Cores | |||
|---|---|---|---|---|---|
| 1 | 2 | 3 | 4 | ||
| Normal | 3,600 MHz | 3,900 MHz | 3,900 MHz | 3,700 MHz | 3,700 MHz |
| AVX2 | 3,500 MHz | 3,500 MHz | 3,400 MHz | 3,400 MHz | |
| AVX512 | 3,500 MHz | 3,500 MHz | 3,400 MHz | 3,400 MHz | |
Facts about "Xeon W-2123 - Intel"
| has ecc memory support | true + |
| l1$ size | 256 KiB (262,144 B, 0.25 MiB) + |
| l1d$ description | 8-way set associative + |
| l1d$ size | 128 KiB (131,072 B, 0.125 MiB) + |
| l1i$ description | 8-way set associative + |
| l1i$ size | 128 KiB (131,072 B, 0.125 MiB) + |
| l2$ description | 16-way set associative + |
| l2$ size | 4 MiB (4,096 KiB, 4,194,304 B, 0.00391 GiB) + |
| l3$ description | 11-way set associative + |
| l3$ size | 8.25 MiB (8,448 KiB, 8,650,752 B, 0.00806 GiB) + |
| max memory bandwidth | 79.47 GiB/s (81,377.28 MiB/s, 85.33 GB/s, 85,330.263 MB/s, 0.0776 TiB/s, 0.0853 TB/s) + |
| max memory channels | 4 + |
| supported memory type | DDR4-2666 + |