(Fix spelling of Qualcomm) |
|||
(11 intermediate revisions by 5 users not shown) | |||
Line 31: | Line 31: | ||
* [[Amazon]]: {{amazon|AWS Inferentia}} | * [[Amazon]]: {{amazon|AWS Inferentia}} | ||
* [[Apple]]: Neural Engine | * [[Apple]]: Neural Engine | ||
+ | * [[AMD]]: AI Engine | ||
* [[Arm]]: {{arm|ML Processor}} | * [[Arm]]: {{arm|ML Processor}} | ||
* [[Baidu]]: {{baidu|Kunlun}} | * [[Baidu]]: {{baidu|Kunlun}} | ||
Line 48: | Line 49: | ||
* [[Intel]]: {{nervana|NNP}}, {{movidius|Myriad}}, {{mobileye|EyeQ}}, {{intel|GNA}} | * [[Intel]]: {{nervana|NNP}}, {{movidius|Myriad}}, {{mobileye|EyeQ}}, {{intel|GNA}} | ||
* [[Kendryte]]: K210 | * [[Kendryte]]: K210 | ||
+ | * [[Mediatek]]: NeuroPilot | ||
* [[Mythic]]: {{mythic|IPU}} | * [[Mythic]]: {{mythic|IPU}} | ||
* [[NationalChip]]: Neural Processing Unit (NPU) | * [[NationalChip]]: Neural Processing Unit (NPU) | ||
* [[NEC]]: {{nec|SX-Aurora}} (VPU) | * [[NEC]]: {{nec|SX-Aurora}} (VPU) | ||
− | |||
* [[Nvidia]]: {{nvidia|NVDLA|l=arch}}, {{nvidia|Xavier}} | * [[Nvidia]]: {{nvidia|NVDLA|l=arch}}, {{nvidia|Xavier}} | ||
+ | * [[Qualcomm]]: Hexagon | ||
* [[Quadric]]: Chimera General Purpose NPU (GPNPU) | * [[Quadric]]: Chimera General Purpose NPU (GPNPU) | ||
* [[Samsung]]: Neural Processing Unit (NPU) | * [[Samsung]]: Neural Processing Unit (NPU) | ||
* [[Rockchip]]: RK3399Pro (NPU) | * [[Rockchip]]: RK3399Pro (NPU) | ||
* [[Amlogic]]: Khadas VIM3 (NPU) | * [[Amlogic]]: Khadas VIM3 (NPU) | ||
+ | * [[SiMa.ai]]: Machine Learning System on chip (MLSoC) | ||
* [[Synaptics]]: SyNAP (NPU) | * [[Synaptics]]: SyNAP (NPU) | ||
* [[Tesla (car company)|Tesla]]: {{teslacar|FSD Chip}} | * [[Tesla (car company)|Tesla]]: {{teslacar|FSD Chip}} |
Latest revision as of 15:27, 26 September 2023
A neural processor, a neural processing unit (NPU), or simply an AI Accelerator is a specialized circuit that implements all the necessary control and arithmetic logic necessary to execute machine learning algorithms, typically by operating on predictive models such as artificial neural networks (ANNs) or random forests (RFs).
NPUs sometimes go by similar names such as a tensor processing unit (TPU), neural network processor (NNP) and intelligence processing unit (IPU) as well as vision processing unit (VPU) and graph processing unit (GPU).
Contents
Motivation[edit]
Executing deep neural networks such as convolutional neural networks means performing a very large amount of multiply-accumulate operations, typically in the billions and trillions of iterations. The large number of iterations comes from the fact that for each given input (e.g., image), a single convolution comprises of iterating over every channel, and then every pixel, and then performing a very large number of MAC operations. Many such convolutions are found in a single model and the model itself must be executed on each new input (e.g., every camera frame capture).
Unlike traditional central processing units which are great at processing highly serialized instruction streams, machine learning workloads tend to be highly parallelizable, much like a graphics processing unit. Moreover, unlike a GPU, NPUs can benefit from vastly simpler logic because their workloads tend to exhibit high regularity in the computational patterns of deep neural networks. For those reasons, many custom-designed dedicated neural processors have been developed.
Overview[edit]
A neural processing unit (NPU) is a well-partitioned circuit that comprises all the control and arithmetic logic components necessary to execute machine learning algorithms. NPUs are designed to accelerate the performance of common machine learning tasks such as image classification, machine translation, object detection, and various other predictive models. NPUs may be part of a large SoC, a plurality of NPUs may be instantiated on a single chip, or they may be part of a dedicated neural-network accelerator.
Classification[edit]
Generally speaking, NPUs are classified as either training or inference. For chips that are capable of performing both operations, the two phases are still generally performed independently.
- Training - NPUs designed to accelerate training are designed to accelerate the curating of new models. This is a highly compute-intensive operation that involves inputting an existing dataset (typically tagged) and iterating over the dataset, adjusting model weights and biases in order to ensure an ever-more accurate model. Correcting a wrong prediction involves propagating back through the layers of the network and guessing a correction. The process involves guessing again and again until a correct answer is achieved at the desired accuracy.
- Inference - NPUs designed to accelerate inference operate on complete models. Inference accelerators are designed to input a new piece of data (e.g., a new camera shot), process it through the already trained model and generate a result.
Data types[edit]
This section is empty; you can help add the missing info by editing this page. |
List of machine learning processors[edit]
- Alibaba: Ali-NPU
- AlphaICs: Gluon
- Amazon: AWS Inferentia
- Apple: Neural Engine
- AMD: AI Engine
- Arm: ML Processor
- Baidu: Kunlun
- Bitmain: Sophon
- Cambricon: MLU
- Cerebras: CS-1
- Flex Logix: InferX
- Nepes: NM500 (General Vision tech)
- GreenWaves: GAP8
- Google: TPU
- Gyrfalcon Technology: Lightspeeur
- Graphcore: IPU
- Groq:
- Habana: HL Series
- Hailo: Hailo-8
- Huawei: Ascend
- Intel: NNP, Myriad, EyeQ, GNA
- Kendryte: K210
- Mediatek: NeuroPilot
- Mythic: Template:mythic
- NationalChip: Neural Processing Unit (NPU)
- NEC: SX-Aurora (VPU)
- Nvidia: NVDLA, Xavier
- Qualcomm: Hexagon
- Quadric: Chimera General Purpose NPU (GPNPU)
- Samsung: Neural Processing Unit (NPU)
- Rockchip: RK3399Pro (NPU)
- Amlogic: Khadas VIM3 (NPU)
- SiMa.ai: Machine Learning System on chip (MLSoC)
- Synaptics: SyNAP (NPU)
- Tesla: FSD Chip
- Vathys
- Wave Computing: DPU
- Brainchip: Akida (NPU & NPEs)
- Syntiant: Neural decision processors
This list is incomplete; you can help by expanding it.