From WikiChip
Difference between revisions of "intel/core m/m3-8114y"
(10 intermediate revisions by 3 users not shown) | |||
Line 12: | Line 12: | ||
|locked=Yes | |locked=Yes | ||
|frequency=1,500 MHz | |frequency=1,500 MHz | ||
− | |||
|bus type=OPI | |bus type=OPI | ||
|bus rate=4 GT/s | |bus rate=4 GT/s | ||
Line 19: | Line 18: | ||
|isa family=x86 | |isa family=x86 | ||
|microarch=Cannon Lake | |microarch=Cannon Lake | ||
− | |||
|core name=Cannon Lake Y | |core name=Cannon Lake Y | ||
|core family=6 | |core family=6 | ||
− | |||
|process=10 nm | |process=10 nm | ||
|technology=CMOS | |technology=CMOS | ||
Line 28: | Line 25: | ||
|core count=2 | |core count=2 | ||
|thread count=4 | |thread count=4 | ||
+ | |max memory=16 GiB | ||
|max cpus=1 | |max cpus=1 | ||
− | |||
− | |||
}} | }} | ||
− | '''Core M3-8114Y''' is a {{arch|64}} [[dual-core]] low-end performance ultra-low power [[x86]] mobile microprocessor introduced by [[Intel]] in | + | '''Core M3-8114Y''' is a {{arch|64}} [[dual-core]] low-end performance ultra-low power [[x86]] mobile microprocessor expected to be introduced by [[Intel]] in mid [[2018]]. This chip, which is based on the {{intel|Cannon Lake|l=arch}} microarchitecture, is fabricated on [[Intel's 10 nm process]]. The M3-8114Y operates at 1.5 GHz with a TDP of 5 W. The processor supports up to 16 GiB of dual-channel ? memory and incorporates Intel's {{intel|UHD Graphics ?}} [[IGP]] operating at ? MHz with a burst frequency of ? MHz. |
Line 39: | Line 35: | ||
== Cache == | == Cache == | ||
− | {{ | + | {{empty section}} |
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | }} | ||
== Memory controller == | == Memory controller == | ||
{{memory controller | {{memory controller | ||
− | |||
− | |||
|ecc=No | |ecc=No | ||
|max mem=16 GiB | |max mem=16 GiB | ||
Line 84: | Line 60: | ||
== Graphics == | == Graphics == | ||
{{integrated graphics | {{integrated graphics | ||
− | | gpu = UHD Graphics | + | | gpu = UHD Graphics ? |
| device id = | | device id = | ||
| designer = Intel | | designer = Intel | ||
− | | execution units = | + | | execution units = ? |
| max displays = 3 | | max displays = 3 | ||
| max memory = 16 GiB | | max memory = 16 GiB | ||
− | | frequency = 300 | + | | frequency = 300 MHz |
| max frequency = ? MHz | | max frequency = ? MHz | ||
Line 103: | Line 79: | ||
| directx ver = 12 | | directx ver = 12 | ||
− | | opengl ver = 4. | + | | opengl ver = 4.4 |
| opencl ver = 2.0 | | opencl ver = 2.0 | ||
− | | hdmi ver = | + | | hdmi ver = 1.4a |
| dp ver = 1.2 | | dp ver = 1.2 | ||
| edp ver = 1.4 | | edp ver = 1.4 | ||
| max res hdmi = 4096x2304 | | max res hdmi = 4096x2304 | ||
− | | max res hdmi freq = | + | | max res hdmi freq = 24 Hz |
| max res dp = 4096x2304 | | max res dp = 4096x2304 | ||
| max res dp freq = 60 Hz | | max res dp freq = 60 Hz | ||
Line 125: | Line 101: | ||
| intel clear video = Yes | | intel clear video = Yes | ||
| intel clear video hd = Yes | | intel clear video hd = Yes | ||
− | }} | + | }} |
− | {{ | + | {{amber lake hardware accelerated video table|col=1}} |
== Features == | == Features == | ||
Line 149: | Line 125: | ||
|avx=Yes | |avx=Yes | ||
|avx2=Yes | |avx2=Yes | ||
− | |avx512f= | + | |avx512f=No |
− | |avx512cd= | + | |avx512cd=No |
|avx512er=No | |avx512er=No | ||
|avx512pf=No | |avx512pf=No | ||
− | |avx512bw= | + | |avx512bw=No |
− | |avx512dq= | + | |avx512dq=No |
− | |avx512vl= | + | |avx512vl=No |
− | |avx512ifma= | + | |avx512ifma=No |
− | |avx512vbmi= | + | |avx512vbmi=No |
|avx5124fmaps=No | |avx5124fmaps=No | ||
|avx5124vnniw=No | |avx5124vnniw=No |
Latest revision as of 05:08, 17 April 2020
Edit Values | |
M3-8114Y | |
General Info | |
Designer | Intel |
Manufacturer | Intel |
Model Number | M3-8114Y |
Market | Mobile |
Shop | Amazon |
General Specs | |
Family | Core M3 |
Series | M3-8000 |
Locked | Yes |
Frequency | 1,500 MHz |
Bus type | OPI |
Bus rate | 4 GT/s |
Clock multiplier | 15 |
Microarchitecture | |
ISA | x86-64 (x86) |
Microarchitecture | Cannon Lake |
Core Name | Cannon Lake Y |
Core Family | 6 |
Process | 10 nm |
Technology | CMOS |
Word Size | 64 bit |
Cores | 2 |
Threads | 4 |
Max Memory | 16 GiB |
Multiprocessing | |
Max SMP | 1-Way (Uniprocessor) |
Core M3-8114Y is a 64-bit dual-core low-end performance ultra-low power x86 mobile microprocessor expected to be introduced by Intel in mid 2018. This chip, which is based on the Cannon Lake microarchitecture, is fabricated on Intel's 10 nm process. The M3-8114Y operates at 1.5 GHz with a TDP of 5 W. The processor supports up to 16 GiB of dual-channel ? memory and incorporates Intel's UHD Graphics ? IGP operating at ? MHz with a burst frequency of ? MHz.
Cache[edit]
This section is empty; you can help add the missing info by editing this page. |
Memory controller[edit]
Integrated Memory Controller
|
||||||||||||
|
Expansions[edit]
Expansion Options
|
||||||||
|
Graphics[edit]
Integrated Graphics Information
|
||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
|
[Edit] Coffee Lake (Gen9.5) Hardware Accelerated Video Capabilities | |||||||
---|---|---|---|---|---|---|---|
Codec | Encode | Decode | |||||
Profiles | Levels | Max Resolution | Profiles | Levels | Max Resolution | ||
MPEG-2 (H.262) | Main | High | 1080p (FHD) | Main | Main, High | 1080p (FHD) | |
MPEG-4 AVC (H.264) | High, Main | 5.1 | 2160p (4K) | Main, High, MVC, Stereo | 5.1 | 2160p (4K) | |
JPEG/MJPEG | Baseline | - | 16k x 16k | Baseline | Unified | 16k x 16k | |
HEVC (H.265) | Main | 5.1 | 2160p (4K) | Main | 5.1 | 2160p (4K) | |
VC-1 | ✘ | Advanced, Main, Simple | 3, High, Simple | 3840x3840 | |||
VP8 | Unified | Unified | N/A | 0 | Unified | 1080p | |
VP9 | 0 | 2160p (4K) | 0, 2 | Unified | 2160p (4K) |
Features[edit]
[Edit/Modify Supported Features]
Facts about "Core M3-8114Y - Intel"
Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki. | Core M3-8114Y - Intel#io + |
base frequency | 1,500 MHz (1.5 GHz, 1,500,000 kHz) + |
bus rate | 4,000 MT/s (4 GT/s, 4,000,000 kT/s) + |
bus type | OPI + |
clock multiplier | 15 + |
core count | 2 + |
core family | 6 + |
core name | Cannon Lake Y + |
designer | Intel + |
family | Core M3 + |
full page name | intel/core m/m3-8114y + |
has advanced vector extensions | true + |
has advanced vector extensions 2 | true + |
has ecc memory support | false + |
has extended page tables support | true + |
has feature | Advanced Vector Extensions +, Advanced Vector Extensions 2 +, Advanced Encryption Standard Instruction Set Extension +, Hyper-Threading Technology +, Turbo Boost Technology 2.0 +, Enhanced SpeedStep Technology +, Speed Shift Technology +, Intel VT-x +, Intel VT-d +, Extended Page Tables +, Memory Protection Extensions +, Software Guard Extensions +, Secure Key Technology +, OS Guard +, Flex Memory Access +, Smart Response Technology + and My WiFi Technology + |
has intel enhanced speedstep technology | true + |
has intel flex memory access support | true + |
has intel my wifi technology support | true + |
has intel secure key technology | true + |
has intel smart response technology support | true + |
has intel speed shift technology | true + |
has intel supervisor mode execution protection | true + |
has intel turbo boost technology 2 0 | true + |
has intel vt-d technology | true + |
has intel vt-x technology | true + |
has locked clock multiplier | true + |
has second level address translation support | true + |
has simultaneous multithreading | true + |
has x86 advanced encryption standard instruction set extension | true + |
instance of | microprocessor + |
integrated gpu | UHD Graphics ? + |
integrated gpu base frequency | 300 MHz (0.3 GHz, 300,000 KHz) + |
integrated gpu designer | Intel + |
integrated gpu max memory | 16,384 MiB (16,777,216 KiB, 17,179,869,184 B, 16 GiB) + |
isa | x86-64 + |
isa family | x86 + |
ldate | 3000 + |
manufacturer | Intel + |
market segment | Mobile + |
max cpu count | 1 + |
max memory | 16,384 MiB (16,777,216 KiB, 17,179,869,184 B, 16 GiB, 0.0156 TiB) + |
max memory bandwidth | 31.78 GiB/s (32,542.72 MiB/s, 34.124 GB/s, 34,123.515 MB/s, 0.031 TiB/s, 0.0341 TB/s) + |
max memory channels | 2 + |
max pcie lanes | 10 + |
microarchitecture | Cannon Lake + |
model number | M3-8114Y + |
name | M3-8114Y + |
process | 10 nm (0.01 μm, 1.0e-5 mm) + |
series | M3-8000 + |
smp max ways | 1 + |
technology | CMOS + |
thread count | 4 + |
word size | 64 bit (8 octets, 16 nibbles) + |
x86/has memory protection extensions | true + |
x86/has software guard extensions | true + |