From WikiChip
Difference between revisions of "intel/xeon gold/6148"
(more info from engineering samples) |
|||
(28 intermediate revisions by 5 users not shown) | |||
Line 1: | Line 1: | ||
{{intel title|Xeon Gold 6148}} | {{intel title|Xeon Gold 6148}} | ||
− | {{ | + | {{chip |
− | + | |name=Xeon Gold 6148 | |
− | | name | + | |image=skylake sp (basic).png |
− | | | + | |designer=Intel |
− | + | |manufacturer=Intel | |
− | + | |model number=6148 | |
− | + | |part number=BX806736148 | |
− | | designer | + | |part number 2=CD8067303406200 |
− | | manufacturer | + | |s-spec=SR3B6 |
− | | model number | + | |s-spec qs=QMS1 |
− | | part number | + | |market=Server |
− | + | |first announced=April 25, 2017 | |
− | | part number 2 | + | |first launched=July 11, 2017 |
− | | s-spec | + | |release price=$3072.00 |
− | | s-spec | + | |family=Xeon Gold |
− | | market | + | |series=6100 |
− | | first announced | + | |locked=Yes |
− | | first launched | + | |frequency=2,400 MHz |
− | + | |turbo frequency1=3,700 MHz | |
− | + | |bus type=DMI 3.0 | |
− | | release price | + | |bus links=4 |
− | + | |bus rate=8 GT/s | |
− | | family | + | |clock multiplier=24 |
− | | series | + | |cpuid=0x50654 |
− | | locked | + | |isa=x86-64 |
− | | frequency | + | |isa family=x86 |
− | + | |microarch=Skylake (server) | |
− | | turbo frequency1 | + | |platform=Purley |
− | + | |chipset=Lewisburg | |
− | + | |core name=Skylake SP | |
− | + | |core family=6 | |
− | + | |core stepping=H0 | |
− | + | |process=14 nm | |
− | + | |technology=CMOS | |
− | + | |word size=64 bit | |
− | | bus type | + | |core count=20 |
− | | bus | + | |thread count=40 |
− | | bus rate | + | |max memory=768 GiB |
− | + | |max cpus=4 | |
− | | clock multiplier | + | |smp interconnect=UPI |
− | | cpuid | + | |smp interconnect links=3 |
− | + | |smp interconnect rate=10.4 GT/s | |
− | + | |tdp=150 W | |
− | | isa | + | |tcase min=0 °C |
− | | isa | + | |tcase max=86 °C |
− | | microarch | + | |dts min=0 °C |
− | | platform | + | |dts max=95 °C |
− | | chipset | + | |package name 1=intel,fclga_3647 |
− | | core name | + | |successor=Xeon Gold 6248 |
− | | core family | + | |successor link=intel/xeon_gold/6248 |
− | |||
− | | core stepping | ||
− | | process | ||
− | |||
− | | technology | ||
− | |||
− | |||
− | |||
− | | word size | ||
− | | core count | ||
− | | thread count | ||
− | |||
− | | max memory | ||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | | | ||
− | |||
− | |||
− | | | ||
− | | | ||
− | | | ||
− | |||
− | |||
− | | tdp | ||
− | | | ||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | | tcase max | ||
− | | | ||
− | | | ||
− | |||
− | |||
− | |||
− | | package | ||
− | |||
− | |||
− | | | ||
− | | | ||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
}} | }} | ||
− | '''Xeon Gold 6148''' is a {{arch|64}} [[ | + | '''Xeon Gold 6148''' is a {{arch|64}} [[20-core]] [[x86]] multi-socket high performance server microprocessor introduced by [[Intel]] in mid-2017. This chip supports up to 4-way multiprocessing. The Gold 6148, which is based on the server configuration of the {{intel|Skylake (server)|Skylake|l=arch}} microarchitecture and is manufactured on a [[14 nm process|14 nm+ process]], sports 2 {{x86|AVX-512}} [[FMA]] units as well as three {{intel|Ultra Path Interconnect}} links. This microprocessor, which operates at 2.4 GHz with a TDP of 150 W and a {{intel|turbo boost}} frequency of up to 3.7 GHz, supports up 768 GiB of hexa-channel DDR4-2666 ECC memory. |
− | |||
− | |||
− | {{ | ||
== Cache == | == Cache == | ||
− | {{main|intel/microarchitectures/ | + | {{main|intel/microarchitectures/skylake_(server)#Memory_Hierarchy|l1=Skylake § Cache}} |
{{cache size | {{cache size | ||
|l1 cache=1.25 MiB | |l1 cache=1.25 MiB | ||
Line 126: | Line 66: | ||
|l2 cache=20 MiB | |l2 cache=20 MiB | ||
|l2 break=20x1 MiB | |l2 break=20x1 MiB | ||
− | |l2 desc= | + | |l2 desc=16-way set associative |
|l2 policy=write-back | |l2 policy=write-back | ||
|l3 cache=27.5 MiB | |l3 cache=27.5 MiB | ||
|l3 break=20x1.375 MiB | |l3 break=20x1.375 MiB | ||
− | |l3 desc= | + | |l3 desc=11-way set associative |
|l3 policy=write-back | |l3 policy=write-back | ||
}} | }} | ||
Line 138: | Line 78: | ||
|type=DDR4-2666 | |type=DDR4-2666 | ||
|ecc=Yes | |ecc=Yes | ||
− | |max mem= | + | |max mem=768 GiB |
− | |controllers= | + | |controllers=2 |
|channels=6 | |channels=6 | ||
|max bandwidth=119.21 GiB/s | |max bandwidth=119.21 GiB/s | ||
− | |bandwidth schan=19. | + | |bandwidth schan=19.87 GiB/s |
− | |bandwidth dchan=39. | + | |bandwidth dchan=39.74 GiB/s |
|bandwidth qchan=79.47 GiB/s | |bandwidth qchan=79.47 GiB/s | ||
|bandwidth hchan=119.21 GiB/s | |bandwidth hchan=119.21 GiB/s | ||
}} | }} | ||
+ | |||
+ | == Expansions == | ||
+ | {{expansions | ||
+ | | pcie revision = 3.0 | ||
+ | | pcie lanes = 48 | ||
+ | | pcie config = x16 | ||
+ | | pcie config 2 = x8 | ||
+ | | pcie config 3 = x4 | ||
+ | }} | ||
+ | |||
+ | == Features == | ||
+ | {{x86 features | ||
+ | |real=Yes | ||
+ | |protected=Yes | ||
+ | |smm=Yes | ||
+ | |fpu=Yes | ||
+ | |x8616=Yes | ||
+ | |x8632=Yes | ||
+ | |x8664=Yes | ||
+ | |nx=Yes | ||
+ | |mmx=Yes | ||
+ | |emmx=Yes | ||
+ | |sse=Yes | ||
+ | |sse2=Yes | ||
+ | |sse3=Yes | ||
+ | |ssse3=Yes | ||
+ | |sse41=Yes | ||
+ | |sse42=Yes | ||
+ | |sse4a=No | ||
+ | |avx=Yes | ||
+ | |avx2=Yes | ||
+ | |avx512f=Yes | ||
+ | |avx512cd=Yes | ||
+ | |avx512er=No | ||
+ | |avx512pf=No | ||
+ | |avx512bw=Yes | ||
+ | |avx512dq=Yes | ||
+ | |avx512vl=Yes | ||
+ | |avx512ifma=No | ||
+ | |avx512vbmi=No | ||
+ | |avx5124fmaps=No | ||
+ | |avx5124vnniw=No | ||
+ | |avx512vpopcntdq=No | ||
+ | |abm=Yes | ||
+ | |tbm=No | ||
+ | |bmi1=Yes | ||
+ | |bmi2=Yes | ||
+ | |fma3=Yes | ||
+ | |fma4=No | ||
+ | |aes=Yes | ||
+ | |rdrand=Yes | ||
+ | |sha=No | ||
+ | |xop=No | ||
+ | |adx=Yes | ||
+ | |clmul=Yes | ||
+ | |f16c=Yes | ||
+ | |tbt1=No | ||
+ | |tbt2=Yes | ||
+ | |tbmt3=No | ||
+ | |bpt=No | ||
+ | |eist=Yes | ||
+ | |sst=Yes | ||
+ | |flex=No | ||
+ | |fastmem=No | ||
+ | |ivmd=Yes | ||
+ | |intelnodecontroller=Yes | ||
+ | |intelnode=Yes | ||
+ | |kpt=Yes | ||
+ | |ptt=Yes | ||
+ | |intelrunsure=Yes | ||
+ | |mbe=Yes | ||
+ | |isrt=No | ||
+ | |sba=No | ||
+ | |mwt=No | ||
+ | |sipp=No | ||
+ | |att=No | ||
+ | |ipt=No | ||
+ | |tsx=Yes | ||
+ | |txt=Yes | ||
+ | |ht=Yes | ||
+ | |vpro=Yes | ||
+ | |vtx=Yes | ||
+ | |vtd=Yes | ||
+ | |ept=Yes | ||
+ | |mpx=No | ||
+ | |sgx=No | ||
+ | |securekey=No | ||
+ | |osguard=No | ||
+ | |3dnow=No | ||
+ | |e3dnow=No | ||
+ | |smartmp=No | ||
+ | |powernow=No | ||
+ | |amdvi=No | ||
+ | |amdv=No | ||
+ | |amdsme=No | ||
+ | |amdtsme=No | ||
+ | |amdsev=No | ||
+ | |rvi=No | ||
+ | |smt=No | ||
+ | |sensemi=No | ||
+ | |xfr=No | ||
+ | }} | ||
+ | |||
+ | == Frequencies == | ||
+ | {{see also|intel/frequency_behavior|l1=Intel's CPU Frequency Behavior}} | ||
+ | {{frequency table | ||
+ | |freq_base=2,400 MHz | ||
+ | |freq_1=3,700 MHz | ||
+ | |freq_2=3,700 MHz | ||
+ | |freq_3=3,500 MHz | ||
+ | |freq_4=3,500 MHz | ||
+ | |freq_5=3,400 MHz | ||
+ | |freq_6=3,400 MHz | ||
+ | |freq_7=3,400 MHz | ||
+ | |freq_8=3,400 MHz | ||
+ | |freq_9=3,400 MHz | ||
+ | |freq_10=3,400 MHz | ||
+ | |freq_11=3,400 MHz | ||
+ | |freq_12=3,400 MHz | ||
+ | |freq_13=3,300 MHz | ||
+ | |freq_14=3,300 MHz | ||
+ | |freq_15=3,300 MHz | ||
+ | |freq_16=3,300 MHz | ||
+ | |freq_17=3,100 MHz | ||
+ | |freq_18=3,100 MHz | ||
+ | |freq_19=3,100 MHz | ||
+ | |freq_20=3,100 MHz | ||
+ | |freq_avx2_base=1,900 MHz | ||
+ | |freq_avx2_1=3,600 MHz | ||
+ | |freq_avx2_2=3,600 MHz | ||
+ | |freq_avx2_3=3,400 MHz | ||
+ | |freq_avx2_4=3,400 MHz | ||
+ | |freq_avx2_5=3,300 MHz | ||
+ | |freq_avx2_6=3,300 MHz | ||
+ | |freq_avx2_7=3,300 MHz | ||
+ | |freq_avx2_8=3,300 MHz | ||
+ | |freq_avx2_9=3,100 MHz | ||
+ | |freq_avx2_10=3,100 MHz | ||
+ | |freq_avx2_11=3,100 MHz | ||
+ | |freq_avx2_12=3,100 MHz | ||
+ | |freq_avx2_13=2,800 MHz | ||
+ | |freq_avx2_14=2,800 MHz | ||
+ | |freq_avx2_15=2,800 MHz | ||
+ | |freq_avx2_16=2,800 MHz | ||
+ | |freq_avx2_17=2,600 MHz | ||
+ | |freq_avx2_18=2,600 MHz | ||
+ | |freq_avx2_19=2,600 MHz | ||
+ | |freq_avx2_20=2,600 MHz | ||
+ | |freq_avx512_base=1,600 MHz | ||
+ | |freq_avx512_1=3,500 MHz | ||
+ | |freq_avx512_2=3,500 MHz | ||
+ | |freq_avx512_3=3,300 MHz | ||
+ | |freq_avx512_4=3,300 MHz | ||
+ | |freq_avx512_5=3,100 MHz | ||
+ | |freq_avx512_6=3,100 MHz | ||
+ | |freq_avx512_7=3,100 MHz | ||
+ | |freq_avx512_8=3,100 MHz | ||
+ | |freq_avx512_9=2,600 MHz | ||
+ | |freq_avx512_10=2,600 MHz | ||
+ | |freq_avx512_11=2,600 MHz | ||
+ | |freq_avx512_12=2,600 MHz | ||
+ | |freq_avx512_13=2,300 MHz | ||
+ | |freq_avx512_14=2,300 MHz | ||
+ | |freq_avx512_15=2,300 MHz | ||
+ | |freq_avx512_16=2,300 MHz | ||
+ | |freq_avx512_17=2,200 MHz | ||
+ | |freq_avx512_18=2,200 MHz | ||
+ | |freq_avx512_19=2,200 MHz | ||
+ | |freq_avx512_20=2,200 MHz | ||
+ | }} | ||
+ | |||
+ | == Benchmarks == | ||
+ | {{benchmarks main | ||
+ | | | ||
+ | {{benchmark entry|type=spec_cpu2017|test_link=https://www.spec.org/cpu2017/results/res2017q4/cpu2017-20171017-00125.html|test_timestamp=2017-10-13 13:16:35-0400|chip_count=2|core_count=40|copies_count=80|vendor=Fujitsu|system=PRIMERGY RX2540 M4, Intel Xeon Gold 6148, 2.40GHz|SPECrate2017_int_base=210|SPECrate2017_int_peak=}} | ||
+ | {{benchmark entry|type=spec_cpu2017|test_link=https://www.spec.org/cpu2017/results/res2017q4/cpu2017-20171017-00126.html|test_timestamp=2017-10-13 18:22:31-0400|chip_count=2|core_count=40|copies_count=80|vendor=Fujitsu|system=PRIMERGY RX2540 M4, Intel Xeon Gold 6148, 2.40GHz|SPECrate2017_fp_base=199|SPECrate2017_fp_peak=}} | ||
+ | {{benchmark entry|type=spec_cpu2017|test_link=https://www.spec.org/cpu2017/results/res2017q4/cpu2017-20171017-00128.html|test_timestamp=2017-10-12 13:29:10-0400|chip_count=2|core_count=40|thread_count=40|vendor=HPE|system=ProLiant DL360 Gen10 (2.40 GHz, Intel Xeon Gold 6148)|SPECspeed2017_fp_base=116|SPECspeed2017_fp_peak=}} | ||
+ | {{benchmark entry|type=spec_cpu2017|test_link=https://www.spec.org/cpu2017/results/res2017q4/cpu2017-20171017-00136.html|test_timestamp=2017-10-08 00:59:48-0400|chip_count=2|core_count=40|copies_count=80|vendor=HPE|system=ProLiant DL360 Gen10 (2.40 GHz, Intel Xeon Gold 6148)|SPECrate2017_int_base=201|SPECrate2017_int_peak=}} | ||
+ | {{benchmark entry|type=spec_cpu2017|test_link=https://www.spec.org/cpu2017/results/res2017q4/cpu2017-20171017-00148.html|test_timestamp=2017-10-08 06:10:10-0400|chip_count=2|core_count=40|copies_count=80|vendor=HPE|system=ProLiant DL360 Gen10 (2.40 GHz, Intel Xeon Gold 6148)|SPECrate2017_fp_base=192|SPECrate2017_fp_peak=}} | ||
+ | {{benchmark entry|type=spec_cpu2017|test_link=https://www.spec.org/cpu2017/results/res2017q4/cpu2017-20171017-00154.html|test_timestamp=2017-10-12 14:33:17-0400|chip_count=2|core_count=40|thread_count=40|vendor=HPE|system=ProLiant DL360 Gen10 (2.40 GHz, Intel Xeon Gold 6148)|SPECspeed2017_int_base=8.87|SPECspeed2017_int_peak=}} | ||
+ | {{benchmark entry|type=spec_cpu2017|test_link=https://www.spec.org/cpu2017/results/res2017q4/cpu2017-20171031-00361.html|test_timestamp=2017-10-20 11:45:12-0400|chip_count=2|core_count=40|copies_count=80|vendor=HPE|system=ProLiant DL380 Gen10 (2.40 GHz, Intel Xeon Gold 6148)|SPECrate2017_fp_base=193|SPECrate2017_fp_peak=}} | ||
+ | {{benchmark entry|type=spec_cpu2017|test_link=https://www.spec.org/cpu2017/results/res2017q4/cpu2017-20171031-00446.html|test_timestamp=2017-10-20 04:35:52-0400|chip_count=2|core_count=40|thread_count=40|vendor=HPE|system=ProLiant DL380 Gen10 (2.40 GHz, Intel Xeon Gold 6148)|SPECspeed2017_fp_base=116|SPECspeed2017_fp_peak=}} | ||
+ | {{benchmark entry|type=spec_cpu2017|test_link=https://www.spec.org/cpu2017/results/res2017q4/cpu2017-20171031-00452.html|test_timestamp=2017-10-20 06:09:22-0400|chip_count=2|core_count=40|copies_count=80|vendor=HPE|system=ProLiant DL380 Gen10 (2.40 GHz, Intel Xeon Gold 6148)|SPECrate2017_int_base=202|SPECrate2017_int_peak=}} | ||
+ | {{benchmark entry|type=spec_cpu2017|test_link=https://www.spec.org/cpu2017/results/res2017q4/cpu2017-20171031-00456.html|test_timestamp=2017-10-20 01:45:21-0400|chip_count=2|core_count=40|thread_count=40|vendor=HPE|system=ProLiant DL380 Gen10 (2.40 GHz, Intel Xeon Gold 6148)|SPECspeed2017_int_base=8.88|SPECspeed2017_int_peak=}} | ||
+ | }} | ||
+ | |||
+ | [[Category:microprocessor models by intel based on skylake extreme core count die]] |
Latest revision as of 00:46, 29 December 2019
Edit Values | |
Xeon Gold 6148 | |
General Info | |
Designer | Intel |
Manufacturer | Intel |
Model Number | 6148 |
Part Number | BX806736148, CD8067303406200 |
S-Spec | SR3B6 QMS1 (QS) |
Market | Server |
Introduction | April 25, 2017 (announced) July 11, 2017 (launched) |
Release Price | $3072.00 |
Shop | Amazon |
General Specs | |
Family | Xeon Gold |
Series | 6100 |
Locked | Yes |
Frequency | 2,400 MHz |
Turbo Frequency | 3,700 MHz (1 core) |
Bus type | DMI 3.0 |
Bus rate | 4 × 8 GT/s |
Clock multiplier | 24 |
CPUID | 0x50654 |
Microarchitecture | |
ISA | x86-64 (x86) |
Microarchitecture | Skylake (server) |
Platform | Purley |
Chipset | Lewisburg |
Core Name | Skylake SP |
Core Family | 6 |
Core Stepping | H0 |
Process | 14 nm |
Technology | CMOS |
Word Size | 64 bit |
Cores | 20 |
Threads | 40 |
Max Memory | 768 GiB |
Multiprocessing | |
Max SMP | 4-Way (Multiprocessor) |
Interconnect | UPI |
Interconnect Links | 3 |
Interconnect Rate | 10.4 GT/s |
Electrical | |
TDP | 150 W |
Tcase | 0 °C – 86 °C |
TDTS | 0 °C – 95 °C |
Packaging | |
Package | FCLGA-3647 (FCLGA) |
Dimension | 76.16 mm × 56.6 mm |
Pitch | 0.8585 mm × 0.9906 mm |
Contacts | 3647 |
Socket | Socket P, LGA-3647 |
Succession | |
Xeon Gold 6148 is a 64-bit 20-core x86 multi-socket high performance server microprocessor introduced by Intel in mid-2017. This chip supports up to 4-way multiprocessing. The Gold 6148, which is based on the server configuration of the Skylake microarchitecture and is manufactured on a 14 nm+ process, sports 2 AVX-512 FMA units as well as three Ultra Path Interconnect links. This microprocessor, which operates at 2.4 GHz with a TDP of 150 W and a turbo boost frequency of up to 3.7 GHz, supports up 768 GiB of hexa-channel DDR4-2666 ECC memory.
Cache[edit]
- Main article: Skylake § Cache
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
Memory controller[edit]
Integrated Memory Controller
|
||||||||||||||
|
Expansions[edit]
Expansion Options
|
||||||||
|
Features[edit]
[Edit/Modify Supported Features]
Supported x86 Extensions & Processor Features
|
||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
|
Frequencies[edit]
- See also: Intel's CPU Frequency Behavior
Mode | Base | Turbo Frequency/Active Cores | |||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | ||
Normal | 2,400 MHz | 3,700 MHz | 3,700 MHz | 3,500 MHz | 3,500 MHz | 3,400 MHz | 3,400 MHz | 3,400 MHz | 3,400 MHz | 3,400 MHz | 3,400 MHz | 3,400 MHz | 3,400 MHz | 3,300 MHz | 3,300 MHz | 3,300 MHz | 3,300 MHz | 3,100 MHz | 3,100 MHz | 3,100 MHz | 3,100 MHz |
AVX2 | 1,900 MHz | 3,600 MHz | 3,600 MHz | 3,400 MHz | 3,400 MHz | 3,300 MHz | 3,300 MHz | 3,300 MHz | 3,300 MHz | 3,100 MHz | 3,100 MHz | 3,100 MHz | 3,100 MHz | 2,800 MHz | 2,800 MHz | 2,800 MHz | 2,800 MHz | 2,600 MHz | 2,600 MHz | 2,600 MHz | 2,600 MHz |
AVX512 | 1,600 MHz | 3,500 MHz | 3,500 MHz | 3,300 MHz | 3,300 MHz | 3,100 MHz | 3,100 MHz | 3,100 MHz | 3,100 MHz | 2,600 MHz | 2,600 MHz | 2,600 MHz | 2,600 MHz | 2,300 MHz | 2,300 MHz | 2,300 MHz | 2,300 MHz | 2,200 MHz | 2,200 MHz | 2,200 MHz | 2,200 MHz |
Benchmarks[edit]
Test: SPEC CPU2017
Tested: 2017-10-13 13:16:35-0400
Chips: 2, Cores: 40, Copies: 80
Tested: 2017-10-13 13:16:35-0400
Chips: 2, Cores: 40, Copies: 80
Vendor: Fujitsu
System: PRIMERGY RX2540 M4, Intel Xeon Gold 6148, 2.40GHz
System: PRIMERGY RX2540 M4, Intel Xeon Gold 6148, 2.40GHz
SPECrate2017_int_base: 210
Test: SPEC CPU2017
Tested: 2017-10-13 18:22:31-0400
Chips: 2, Cores: 40, Copies: 80
Tested: 2017-10-13 18:22:31-0400
Chips: 2, Cores: 40, Copies: 80
Vendor: Fujitsu
System: PRIMERGY RX2540 M4, Intel Xeon Gold 6148, 2.40GHz
System: PRIMERGY RX2540 M4, Intel Xeon Gold 6148, 2.40GHz
SPECrate2017_fp_base: 199
Test: SPEC CPU2017
Tested: 2017-10-12 13:29:10-0400
Chips: 2, Cores: 40, Threads: 40
Tested: 2017-10-12 13:29:10-0400
Chips: 2, Cores: 40, Threads: 40
Vendor: HPE
System: ProLiant DL360 Gen10 (2.40 GHz, Intel Xeon Gold 6148)
System: ProLiant DL360 Gen10 (2.40 GHz, Intel Xeon Gold 6148)
SPECspeed2017_fp_base: 116
Test: SPEC CPU2017
Tested: 2017-10-08 00:59:48-0400
Chips: 2, Cores: 40, Copies: 80
Tested: 2017-10-08 00:59:48-0400
Chips: 2, Cores: 40, Copies: 80
Vendor: HPE
System: ProLiant DL360 Gen10 (2.40 GHz, Intel Xeon Gold 6148)
System: ProLiant DL360 Gen10 (2.40 GHz, Intel Xeon Gold 6148)
SPECrate2017_int_base: 201
Test: SPEC CPU2017
Tested: 2017-10-08 06:10:10-0400
Chips: 2, Cores: 40, Copies: 80
Tested: 2017-10-08 06:10:10-0400
Chips: 2, Cores: 40, Copies: 80
Vendor: HPE
System: ProLiant DL360 Gen10 (2.40 GHz, Intel Xeon Gold 6148)
System: ProLiant DL360 Gen10 (2.40 GHz, Intel Xeon Gold 6148)
SPECrate2017_fp_base: 192
Test: SPEC CPU2017
Tested: 2017-10-12 14:33:17-0400
Chips: 2, Cores: 40, Threads: 40
Tested: 2017-10-12 14:33:17-0400
Chips: 2, Cores: 40, Threads: 40
Vendor: HPE
System: ProLiant DL360 Gen10 (2.40 GHz, Intel Xeon Gold 6148)
System: ProLiant DL360 Gen10 (2.40 GHz, Intel Xeon Gold 6148)
SPECspeed2017_int_base: 8.87
Test: SPEC CPU2017
Tested: 2017-10-20 11:45:12-0400
Chips: 2, Cores: 40, Copies: 80
Tested: 2017-10-20 11:45:12-0400
Chips: 2, Cores: 40, Copies: 80
Vendor: HPE
System: ProLiant DL380 Gen10 (2.40 GHz, Intel Xeon Gold 6148)
System: ProLiant DL380 Gen10 (2.40 GHz, Intel Xeon Gold 6148)
SPECrate2017_fp_base: 193
Test: SPEC CPU2017
Tested: 2017-10-20 04:35:52-0400
Chips: 2, Cores: 40, Threads: 40
Tested: 2017-10-20 04:35:52-0400
Chips: 2, Cores: 40, Threads: 40
Vendor: HPE
System: ProLiant DL380 Gen10 (2.40 GHz, Intel Xeon Gold 6148)
System: ProLiant DL380 Gen10 (2.40 GHz, Intel Xeon Gold 6148)
SPECspeed2017_fp_base: 116
Test: SPEC CPU2017
Tested: 2017-10-20 06:09:22-0400
Chips: 2, Cores: 40, Copies: 80
Tested: 2017-10-20 06:09:22-0400
Chips: 2, Cores: 40, Copies: 80
Vendor: HPE
System: ProLiant DL380 Gen10 (2.40 GHz, Intel Xeon Gold 6148)
System: ProLiant DL380 Gen10 (2.40 GHz, Intel Xeon Gold 6148)
SPECrate2017_int_base: 202
Test: SPEC CPU2017
Tested: 2017-10-20 01:45:21-0400
Chips: 2, Cores: 40, Threads: 40
Tested: 2017-10-20 01:45:21-0400
Chips: 2, Cores: 40, Threads: 40
Vendor: HPE
System: ProLiant DL380 Gen10 (2.40 GHz, Intel Xeon Gold 6148)
System: ProLiant DL380 Gen10 (2.40 GHz, Intel Xeon Gold 6148)
SPECspeed2017_int_base: 8.88
Facts about "Xeon Gold 6148 - Intel"