From WikiChip
Difference between revisions of "intel/xeon gold/6138"
< intel‎ | xeon gold

(more info from engineering samples)
 
(24 intermediate revisions by 4 users not shown)
Line 1: Line 1:
 
{{intel title|Xeon Gold 6138}}
 
{{intel title|Xeon Gold 6138}}
{{mpu
+
{{chip
| future              = Yes
+
|name=Xeon Gold 6138
| name               = Xeon Gold 6138
+
|image=skylake sp (basic).png
| no image           = Yes
+
|designer=Intel
| image              =
+
|manufacturer=Intel
| image size          =
+
|model number=6138
| caption            =  
+
|part number=BX806736138
| designer           = Intel
+
|part number 2=CD8067303406100
| manufacturer       = Intel
+
|s-spec=SR3B5
| model number       = 6138
+
|s-spec qs=QMS0
| part number         = CD8067303406100
+
|market=Server
| part number 1      =  
+
|first announced=April 25, 2017
| part number 2       =  
+
|first launched=July 11, 2017
| s-spec             = SR3B5
+
|release price=$2612.00
| s-spec 2            =  
+
|family=Xeon Gold
| market             = Server
+
|series=6100
| first announced     = April 25, 2017
+
|locked=Yes
| first launched     =
+
|frequency=2,000 MHz
| last order          =
+
|turbo frequency1=3,700 MHz
| last shipment      =  
+
|bus type=DMI 3.0
| release price       =  
+
|bus links=4
 
+
|bus rate=8 GT/s
| family             = Xeon Gold
+
|clock multiplier=20
| series             = 6100
+
|cpuid=0x50654
| locked             = Yes
+
|isa=x86-64
| frequency           = 2.0 GHz
+
|isa family=x86
| turbo frequency    =
+
|microarch=Skylake (server)
| turbo frequency1   =
+
|platform=Purley
| turbo frequency2    =
+
|chipset=Lewisburg
| turbo frequency3    =
+
|core name=Skylake SP
| turbo frequency4    =
+
|core family=6
| turbo frequency5    =
+
|core stepping=H0
| turbo frequency6    =
+
|process=14 nm
| turbo frequency7    =
+
|technology=CMOS
| turbo frequency8    =  
+
|word size=64 bit
| bus type           = DMI 3.0
+
|core count=20
| bus speed          =  
+
|thread count=40
| bus rate           = 8 GT/s
+
|max memory=768 GiB
| bus links          = 4
+
|max cpus=4
| clock multiplier   = 20
+
|smp interconnect=UPI
| cpuid               =
+
|smp interconnect links=3
| cpuid 2            =  
+
|smp interconnect rate=10.4 GT/s
 
+
|tdp=125 W
| isa family          = x86-64
+
|tcase min=0 °C
| isa                 = x86
+
|tcase max=86 °C
| microarch           = Skylake
+
|dts min=0 °C
| platform           = Purley
+
|dts max=93 °C
| chipset             = Lewisburg
+
|package name 1=intel,fclga_3647
| core name           = Skylake SP
+
|successor=Xeon Gold 6238
| core family         =
+
|successor link=intel/xeon_gold/6238
| core model          =  
 
| core stepping       = H0
 
| process             = 14 nm
 
| transistors        =
 
| technology         = CMOS
 
| die area            = <!-- XX mm² -->
 
| die width          =
 
| die length          =
 
| word size           = 64 bit
 
| core count         = 20
 
| thread count       = 40
 
| max cpus            = 2
 
| max memory         =
 
 
 
| electrical          =
 
| power              =
 
| average power      =
 
| idle power          =
 
| v core              =  
 
| v core tolerance    = <!-- OR ... -->
 
| v core min          =
 
| v core max         =  
 
| v io                =  
 
| v io tolerance      =  
 
| v io 2              = <!-- OR ... -->
 
| v io 3              =
 
| sdp                =
 
| tdp                 =  
 
| tdp typical        =
 
| ctdp down          =
 
| ctdp down frequency =
 
| ctdp up            =
 
| ctdp up frequency  =
 
| temp min           = <!-- use TJ/TC whenever possible instead -->
 
| temp max            =
 
| tjunc min          = <!-- .. °C -->
 
| tjunc max          =
 
| tcase min          =
 
| tcase max           =  
 
| tstorage min       =  
 
| tstorage max       =  
 
| tambient min        =
 
| tambient max        =
 
 
 
| package module 1   =
 
| package module 2    =  
 
<!-------- USE ONLY IF MUST, OTHERWISE TRY TO USE MODULE ABOVE -------------->
 
| packaging          = Yes
 
| package 0          = FCLGA-3647
 
| package 0 type      = LGA
 
| package 0 pins      = 3647
 
| package 0 pitch    =
 
| package 0 width    =
 
| package 0 length    =
 
| package 0 height    =
 
| socket 0            = LGA-3647
 
| socket 0 type      = LGA
 
 
}}
 
}}
'''Xeon Gold 6138''' is a {{arch|64}} [[x86]] high-performance server [[icosa-core]] [[multiprocessor]] set to be introduced by [[Intel]] in the second quarter of 2017. This processor is based on the server configuration of the {{intel|Skylake|l=arch}} microarchitecture (a {{intel|Skylake SP|l=core}} core) and is manufactured on Intel's [[14 nm process]]. The 6138 operates at 2.0 GHz.
+
'''Xeon Gold 6138''' is a {{arch|64}} [[20-core]] [[x86]] multi-socket high performance server microprocessor introduced by [[Intel]] in mid-2017. This chip supports up to 4-way multiprocessing. The Gold 6138, which is based on the server configuration of the {{intel|Skylake (server)|Skylake|l=arch}} microarchitecture and is manufactured on a [[14 nm process|14 nm+ process]], sports 2 {{x86|AVX-512}} [[FMA]] units as well as three {{intel|Ultra Path Interconnect}} links. This microprocessor, which operates at 2 GHz with a TDP of 125 W and a {{intel|turbo boost}} frequency of up to 3.7 GHz, supports up 768 GiB of hexa-channel DDR4-2666 ECC memory.
 
 
 
 
{{unknown features}}
 
  
 
== Cache ==
 
== Cache ==
{{main|intel/microarchitectures/skylake#Memory_Hierarchy|l1=Skylake § Cache}}
+
{{main|intel/microarchitectures/skylake_(server)#Memory_Hierarchy|l1=Skylake § Cache}}
 
{{cache size
 
{{cache size
 
|l1 cache=1.25 MiB
 
|l1 cache=1.25 MiB
Line 130: Line 70:
 
|l3 cache=27.5 MiB
 
|l3 cache=27.5 MiB
 
|l3 break=20x1.375 MiB
 
|l3 break=20x1.375 MiB
|l3 desc=16-way set associative
+
|l3 desc=11-way set associative
 
|l3 policy=write-back
 
|l3 policy=write-back
 
}}
 
}}
Line 138: Line 78:
 
|type=DDR4-2666
 
|type=DDR4-2666
 
|ecc=Yes
 
|ecc=Yes
|max mem=
+
|max mem=768 GiB
|controllers=1
+
|controllers=2
 
|channels=6
 
|channels=6
 
|max bandwidth=119.21 GiB/s
 
|max bandwidth=119.21 GiB/s
|bandwidth schan=19.89 GiB/s
+
|bandwidth schan=19.87 GiB/s
|bandwidth dchan=39.72 GiB/s
+
|bandwidth dchan=39.74 GiB/s
 
|bandwidth qchan=79.47 GiB/s
 
|bandwidth qchan=79.47 GiB/s
 
|bandwidth hchan=119.21 GiB/s
 
|bandwidth hchan=119.21 GiB/s
 
}}
 
}}
 +
 +
== Expansions ==
 +
{{expansions
 +
| pcie revision      = 3.0
 +
| pcie lanes        = 48
 +
| pcie config        = x16
 +
| pcie config 2      = x8
 +
| pcie config 3      = x4
 +
}}
 +
 +
== Features ==
 +
{{x86 features
 +
|real=Yes
 +
|protected=Yes
 +
|smm=Yes
 +
|fpu=Yes
 +
|x8616=Yes
 +
|x8632=Yes
 +
|x8664=Yes
 +
|nx=Yes
 +
|mmx=Yes
 +
|emmx=Yes
 +
|sse=Yes
 +
|sse2=Yes
 +
|sse3=Yes
 +
|ssse3=Yes
 +
|sse41=Yes
 +
|sse42=Yes
 +
|sse4a=No
 +
|avx=Yes
 +
|avx2=Yes
 +
|avx512f=Yes
 +
|avx512cd=Yes
 +
|avx512er=No
 +
|avx512pf=No
 +
|avx512bw=Yes
 +
|avx512dq=Yes
 +
|avx512vl=Yes
 +
|avx512ifma=No
 +
|avx512vbmi=No
 +
|avx5124fmaps=No
 +
|avx5124vnniw=No
 +
|avx512vpopcntdq=No
 +
|abm=Yes
 +
|tbm=No
 +
|bmi1=Yes
 +
|bmi2=Yes
 +
|fma3=Yes
 +
|fma4=No
 +
|aes=Yes
 +
|rdrand=Yes
 +
|sha=No
 +
|xop=No
 +
|adx=Yes
 +
|clmul=Yes
 +
|f16c=Yes
 +
|tbt1=No
 +
|tbt2=Yes
 +
|tbmt3=No
 +
|bpt=No
 +
|eist=Yes
 +
|sst=Yes
 +
|flex=No
 +
|fastmem=No
 +
|ivmd=Yes
 +
|intelnodecontroller=Yes
 +
|intelnode=Yes
 +
|kpt=Yes
 +
|ptt=Yes
 +
|intelrunsure=Yes
 +
|mbe=Yes
 +
|isrt=No
 +
|sba=No
 +
|mwt=No
 +
|sipp=No
 +
|att=No
 +
|ipt=No
 +
|tsx=Yes
 +
|txt=Yes
 +
|ht=Yes
 +
|vpro=Yes
 +
|vtx=Yes
 +
|vtd=Yes
 +
|ept=Yes
 +
|mpx=No
 +
|sgx=No
 +
|securekey=No
 +
|osguard=No
 +
|3dnow=No
 +
|e3dnow=No
 +
|smartmp=No
 +
|powernow=No
 +
|amdvi=No
 +
|amdv=No
 +
|amdsme=No
 +
|amdtsme=No
 +
|amdsev=No
 +
|rvi=No
 +
|smt=No
 +
|sensemi=No
 +
|xfr=No
 +
}}
 +
 +
== Frequencies ==
 +
{{see also|intel/frequency_behavior|l1=Intel's CPU Frequency Behavior}}
 +
{{frequency table
 +
|freq_base=2,000 MHz
 +
|freq_1=3,700 MHz
 +
|freq_2=3,700 MHz
 +
|freq_3=3,500 MHz
 +
|freq_4=3,500 MHz
 +
|freq_5=3,400 MHz
 +
|freq_6=3,400 MHz
 +
|freq_7=3,400 MHz
 +
|freq_8=3,400 MHz
 +
|freq_9=3,200 MHz
 +
|freq_10=3,200 MHz
 +
|freq_11=3,200 MHz
 +
|freq_12=3,200 MHz
 +
|freq_13=2,900 MHz
 +
|freq_14=2,900 MHz
 +
|freq_15=2,900 MHz
 +
|freq_16=2,900 MHz
 +
|freq_17=2,700 MHz
 +
|freq_18=2,700 MHz
 +
|freq_19=2,700 MHz
 +
|freq_20=2,700 MHz
 +
|freq_avx2_base=1,600 MHz
 +
|freq_avx2_1=3,600 MHz
 +
|freq_avx2_2=3,600 MHz
 +
|freq_avx2_3=3,400 MHz
 +
|freq_avx2_4=3,400 MHz
 +
|freq_avx2_5=3,200 MHz
 +
|freq_avx2_6=3,200 MHz
 +
|freq_avx2_7=3,200 MHz
 +
|freq_avx2_8=3,200 MHz
 +
|freq_avx2_9=2,700 MHz
 +
|freq_avx2_10=2,700 MHz
 +
|freq_avx2_11=2,700 MHz
 +
|freq_avx2_12=2,700 MHz
 +
|freq_avx2_13=2,500 MHz
 +
|freq_avx2_14=2,500 MHz
 +
|freq_avx2_15=2,500 MHz
 +
|freq_avx2_16=2,500 MHz
 +
|freq_avx2_17=2,300 MHz
 +
|freq_avx2_18=2,300 MHz
 +
|freq_avx2_19=2,300 MHz
 +
|freq_avx2_20=2,300 MHz
 +
|freq_avx512_base=1,300 MHz
 +
|freq_avx512_1=3,500 MHz
 +
|freq_avx512_2=3,500 MHz
 +
|freq_avx512_3=3,300 MHz
 +
|freq_avx512_4=3,300 MHz
 +
|freq_avx512_5=2,700 MHz
 +
|freq_avx512_6=2,700 MHz
 +
|freq_avx512_7=2,700 MHz
 +
|freq_avx512_8=2,700 MHz
 +
|freq_avx512_9=2,300 MHz
 +
|freq_avx512_10=2,300 MHz
 +
|freq_avx512_11=2,300 MHz
 +
|freq_avx512_12=2,300 MHz
 +
|freq_avx512_13=2,000 MHz
 +
|freq_avx512_14=2,000 MHz
 +
|freq_avx512_15=2,000 MHz
 +
|freq_avx512_16=2,000 MHz
 +
|freq_avx512_17=1,900 MHz
 +
|freq_avx512_18=1,900 MHz
 +
|freq_avx512_19=1,900 MHz
 +
|freq_avx512_20=1,900 MHz
 +
}}
 +
 +
[[Category:microprocessor models by intel based on skylake extreme core count die]]

Latest revision as of 00:20, 29 December 2019

Edit Values
Xeon Gold 6138
skylake sp (basic).png
General Info
DesignerIntel
ManufacturerIntel
Model Number6138
Part NumberBX806736138,
CD8067303406100
S-SpecSR3B5
QMS0 (QS)
MarketServer
IntroductionApril 25, 2017 (announced)
July 11, 2017 (launched)
Release Price$2612.00
ShopAmazon
General Specs
FamilyXeon Gold
Series6100
LockedYes
Frequency2,000 MHz
Turbo Frequency3,700 MHz (1 core)
Bus typeDMI 3.0
Bus rate4 × 8 GT/s
Clock multiplier20
CPUID0x50654
Microarchitecture
ISAx86-64 (x86)
MicroarchitectureSkylake (server)
PlatformPurley
ChipsetLewisburg
Core NameSkylake SP
Core Family6
Core SteppingH0
Process14 nm
TechnologyCMOS
Word Size64 bit
Cores20
Threads40
Max Memory768 GiB
Multiprocessing
Max SMP4-Way (Multiprocessor)
InterconnectUPI
Interconnect Links3
Interconnect Rate10.4 GT/s
Electrical
TDP125 W
Tcase0 °C – 86 °C
TDTS0 °C – 93 °C
Packaging
PackageFCLGA-3647 (FCLGA)
Dimension76.16 mm × 56.6 mm
Pitch0.8585 mm × 0.9906 mm
Contacts3647
SocketSocket P, LGA-3647
Succession

Xeon Gold 6138 is a 64-bit 20-core x86 multi-socket high performance server microprocessor introduced by Intel in mid-2017. This chip supports up to 4-way multiprocessing. The Gold 6138, which is based on the server configuration of the Skylake microarchitecture and is manufactured on a 14 nm+ process, sports 2 AVX-512 FMA units as well as three Ultra Path Interconnect links. This microprocessor, which operates at 2 GHz with a TDP of 125 W and a turbo boost frequency of up to 3.7 GHz, supports up 768 GiB of hexa-channel DDR4-2666 ECC memory.

Cache[edit]

Main article: Skylake § Cache

[Edit/Modify Cache Info]

hierarchy icon.svg
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory.

The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC.

Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies.

Note: All units are in kibibytes and mebibytes.
L1$1.25 MiB
1,280 KiB
1,310,720 B
L1I$640 KiB
655,360 B
0.625 MiB
20x32 KiB8-way set associative 
L1D$640 KiB
655,360 B
0.625 MiB
20x32 KiB8-way set associativewrite-back

L2$20 MiB
20,480 KiB
20,971,520 B
0.0195 GiB
  20x1 MiB16-way set associativewrite-back

L3$27.5 MiB
28,160 KiB
28,835,840 B
0.0269 GiB
  20x1.375 MiB11-way set associativewrite-back

Memory controller[edit]

[Edit/Modify Memory Info]

ram icons.svg
Integrated Memory Controller
Max TypeDDR4-2666
Supports ECCYes
Max Mem768 GiB
Controllers2
Channels6
Max Bandwidth119.21 GiB/s
122,071.04 MiB/s
128.001 GB/s
128,000.763 MB/s
0.116 TiB/s
0.128 TB/s
Bandwidth
Single 19.87 GiB/s
Double 39.74 GiB/s
Quad 79.47 GiB/s
Hexa 119.21 GiB/s

Expansions[edit]

[Edit/Modify Expansions Info]

ide icon.svg
Expansion Options
PCIe
Revision3.0
Max Lanes48
Configsx16, x8, x4


Features[edit]

[Edit/Modify Supported Features]

Cog-icon-grey.svg
Supported x86 Extensions & Processor Features
MMXMMX Extension
EMMXExtended MMX Extension
SSEStreaming SIMD Extensions
SSE2Streaming SIMD Extensions 2
SSE3Streaming SIMD Extensions 3
SSSE3Supplemental SSE3
SSE4.1Streaming SIMD Extensions 4.1
SSE4.2Streaming SIMD Extensions 4.2
AVXAdvanced Vector Extensions
AVX2Advanced Vector Extensions 2
AVX-512Advanced Vector 512-bit
AVX512FAVX-512 Foundation
AVX512CDAVX-512 Conflict Detection
AVX512BWAVX-512 Byte and Word
AVX512DQAVX-512 Doubleword and Quadword Instructions
AVX512VLAVX-512 Vector Length
ABMAdvanced Bit Manipulation
BMI1Bit Manipulation Instruction Set 1
BMI2Bit Manipulation Instruction Set 2
FMA33-Operand Fused-Multiply-Add
AESAES Encryption Instructions
RdRandHardware RNG
ADXMulti-Precision Add-Carry
CLMULCarry-less Multiplication Extension
F16C16-bit Floating Point Conversion
x86-1616-bit x86
x86-3232-bit x86
x86-6464-bit x86
RealReal Mode
ProtectedProtected Mode
SMMSystem Management Mode
FPUIntegrated x87 FPU
NXNo-eXecute
HTHyper-Threading
TBT 2.0Turbo Boost Technology 2.0
EISTEnhanced SpeedStep Technology
SSTSpeed Shift Technology
TXTTrusted Execution Technology (SMX)
vProIntel vPro
VT-xVT-x (Virtualization)
VT-dVT-d (I/O MMU virtualization)
EPTExtended Page Tables (SLAT)
TSXTransactional Synchronization Extensions
VMDVolume Management Device
NMNode Manager
KPTKey Protection Technology
PTTPlatform Trust Technology
Run SureRun Sure Technology (RAS Capability)
MBE CtrlMode-Based Execute Control
Node CtrlrNode Controller Support

Frequencies[edit]

See also: Intel's CPU Frequency Behavior

[Modify Frequency Info]

ModeBaseTurbo Frequency/Active Cores
1234567891011121314151617181920
Normal2,000 MHz3,700 MHz3,700 MHz3,500 MHz3,500 MHz3,400 MHz3,400 MHz3,400 MHz3,400 MHz3,200 MHz3,200 MHz3,200 MHz3,200 MHz2,900 MHz2,900 MHz2,900 MHz2,900 MHz2,700 MHz2,700 MHz2,700 MHz2,700 MHz
AVX21,600 MHz3,600 MHz3,600 MHz3,400 MHz3,400 MHz3,200 MHz3,200 MHz3,200 MHz3,200 MHz2,700 MHz2,700 MHz2,700 MHz2,700 MHz2,500 MHz2,500 MHz2,500 MHz2,500 MHz2,300 MHz2,300 MHz2,300 MHz2,300 MHz
AVX5121,300 MHz3,500 MHz3,500 MHz3,300 MHz3,300 MHz2,700 MHz2,700 MHz2,700 MHz2,700 MHz2,300 MHz2,300 MHz2,300 MHz2,300 MHz2,000 MHz2,000 MHz2,000 MHz2,000 MHz1,900 MHz1,900 MHz1,900 MHz1,900 MHz
has ecc memory supporttrue +
l1$ size1,280 KiB (1,310,720 B, 1.25 MiB) +
l1d$ description8-way set associative +
l1d$ size640 KiB (655,360 B, 0.625 MiB) +
l1i$ description8-way set associative +
l1i$ size640 KiB (655,360 B, 0.625 MiB) +
l2$ description16-way set associative +
l2$ size20 MiB (20,480 KiB, 20,971,520 B, 0.0195 GiB) +
l3$ description11-way set associative +
l3$ size27.5 MiB (28,160 KiB, 28,835,840 B, 0.0269 GiB) +
max memory bandwidth119.21 GiB/s (122,071.04 MiB/s, 128.001 GB/s, 128,000.763 MB/s, 0.116 TiB/s, 0.128 TB/s) +
max memory channels6 +
supported memory typeDDR4-2666 +