From WikiChip
Difference between revisions of "intel/xeon gold/6254"
< intel‎ | xeon gold

Line 1: Line 1:
 
{{intel title|Xeon Gold 6254}}
 
{{intel title|Xeon Gold 6254}}
{{chip
+
{{chip}}
|future=Yes
 
|name=Xeon Gold 6254
 
|image=skylake sp (basic).png
 
|designer=Intel
 
|manufacturer=Intel
 
|model number=6254
 
|market=Server
 
|first announced=March, 2019
 
|first launched=March, 2019
 
|family=Xeon Gold
 
|series=6000
 
|locked=Yes
 
|frequency=3,100 MHz
 
|turbo frequency1=4,000 MHz
 
|bus type=DMI 3.0
 
|bus links=4
 
|bus rate=8 GT/s
 
|clock multiplier=31
 
|cpuid=0x50655
 
|isa=x86-64
 
|isa family=x86
 
|microarch=Cascade Lake
 
|platform=Purley
 
|chipset=Lewisburg
 
|core name=Cascade Lake SP
 
|core family=6
 
|process=14 nm
 
|technology=CMOS
 
|word size=64 bit
 
|core count=18
 
|thread count=36
 
|max cpus=4
 
|tdp=200 W
 
|package module 1={{packages/intel/fclga-3647}}
 
}}
 
 
'''Xeon Gold 6254''' is a {{arch|64}} [[18-core]] [[x86]] high performance server microprocessor introduced by [[Intel]] in early [[2019]]. The Gold 6254 is based on the {{intel|Cascade Lake|l=arch}} microarchitecture and is manufactured on a [[14 nm process]]. This chip supports 4-way multiprocessing, sports 2 {{x86|AVX-512}} [[FMA]] units as well as three {{intel|Ultra Path Interconnect}} links. This microprocessor supports up 1 TiB of hexa-channel DDR4-2933 memory, operates at 3.1 GHz with a TDP of 200 W and features a {{intel|turbo boost}} frequency of up to 4 GHz.
 
'''Xeon Gold 6254''' is a {{arch|64}} [[18-core]] [[x86]] high performance server microprocessor introduced by [[Intel]] in early [[2019]]. The Gold 6254 is based on the {{intel|Cascade Lake|l=arch}} microarchitecture and is manufactured on a [[14 nm process]]. This chip supports 4-way multiprocessing, sports 2 {{x86|AVX-512}} [[FMA]] units as well as three {{intel|Ultra Path Interconnect}} links. This microprocessor supports up 1 TiB of hexa-channel DDR4-2933 memory, operates at 3.1 GHz with a TDP of 200 W and features a {{intel|turbo boost}} frequency of up to 4 GHz.
 
 
== Cache ==
 
{{main|intel/microarchitectures/cascade lake#Memory_Hierarchy|l1=Cascade Lake § Cache}}
 
{{cache size
 
|l1 cache=1.125 MiB
 
|l1i cache=576 KiB
 
|l1i break=18x32 KiB
 
|l1i desc=8-way set associative
 
|l1d cache=576 KiB
 
|l1d break=18x32 KiB
 
|l1d desc=8-way set associative
 
|l1d policy=write-back
 
|l2 cache=18 MiB
 
|l2 break=18x1 MiB
 
|l2 desc=16-way set associative
 
|l2 policy=write-back
 
|l3 cache=24.75 MiB
 
|l3 break=18x1.375 MiB
 
|l3 desc=11-way set associative
 
|l3 policy=write-back
 
}}
 
 
== Memory controller ==
 
{{memory controller
 
|type=DDR4-2933
 
|ecc=Yes
 
|max mem=? GiB
 
|controllers=2
 
|channels=6
 
|max bandwidth=119.21 GiB/s
 
|bandwidth schan=19.87 GiB/s
 
|bandwidth dchan=39.74 GiB/s
 
|bandwidth qchan=79.47 GiB/s
 
|bandwidth hchan=119.21 GiB/s
 
}}
 
 
== Expansions ==
 
{{expansions
 
| pcie revision      = 3.0
 
| pcie lanes        = 48
 
| pcie config        = x16
 
| pcie config 2      = x8
 
| pcie config 3      = x4
 
}}
 
 
== Features ==
 
{{x86 features
 
|real=Yes
 
|protected=Yes
 
|smm=Yes
 
|fpu=Yes
 
|x8616=Yes
 
|x8632=Yes
 
|x8664=Yes
 
|nx=Yes
 
|mmx=Yes
 
|emmx=Yes
 
|sse=Yes
 
|sse2=Yes
 
|sse3=Yes
 
|ssse3=Yes
 
|sse41=Yes
 
|sse42=Yes
 
|sse4a=No
 
|avx=Yes
 
|avx2=Yes
 
|avx512f=Yes
 
|avx512cd=Yes
 
|avx512er=No
 
|avx512pf=No
 
|avx512bw=Yes
 
|avx512dq=Yes
 
|avx512vl=Yes
 
|avx512ifma=No
 
|avx512vbmi=No
 
|avx5124fmaps=No
 
|avx512vnni=Yes
 
|avx5124vnniw=No
 
|avx512vpopcntdq=No
 
|abm=Yes
 
|tbm=No
 
|bmi1=Yes
 
|bmi2=Yes
 
|fma3=Yes
 
|fma4=No
 
|aes=Yes
 
|rdrand=Yes
 
|sha=No
 
|xop=No
 
|adx=Yes
 
|clmul=Yes
 
|f16c=Yes
 
|bfloat16=No
 
|tbt1=No
 
|tbt2=Yes
 
|tbmt3=No
 
|bpt=No
 
|eist=Yes
 
|sst=Yes
 
|flex=No
 
|fastmem=No
 
|ivmd=Yes
 
|intelnodecontroller=Yes
 
|intelnode=Yes
 
|kpt=Yes
 
|ptt=Yes
 
|intelrunsure=Yes
 
|mbe=Yes
 
|isrt=No
 
|sba=No
 
|mwt=No
 
|sipp=No
 
|att=No
 
|ipt=No
 
|tsx=Yes
 
|txt=Yes
 
|ht=Yes
 
|vpro=Yes
 
|vtx=Yes
 
|vtd=Yes
 
|ept=Yes
 
|mpx=No
 
|sgx=No
 
|securekey=No
 
|osguard=No
 
|intqat=No
 
|dlboost=Yes
 
|3dnow=No
 
|e3dnow=No
 
|smartmp=No
 
|powernow=No
 
|amdvi=No
 
|amdv=No
 
|amdsme=No
 
|amdtsme=No
 
|amdsev=No
 
|rvi=No
 
|smt=No
 
|sensemi=No
 
|xfr=No
 
|xfr2=No
 
|mxfr=No
 
|amdpb=No
 
|amdpb2=No
 
|amdpbod=No
 
}}
 

Revision as of 21:49, 7 May 2019

Edit Values
no photo (ic).svg
General Info
Microarchitecture

Xeon Gold 6254 is a 64-bit 18-core x86 high performance server microprocessor introduced by Intel in early 2019. The Gold 6254 is based on the Cascade Lake microarchitecture and is manufactured on a 14 nm process. This chip supports 4-way multiprocessing, sports 2 AVX-512 FMA units as well as three Ultra Path Interconnect links. This microprocessor supports up 1 TiB of hexa-channel DDR4-2933 memory, operates at 3.1 GHz with a TDP of 200 W and features a turbo boost frequency of up to 4 GHz.

Has subobject
"Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki.
Xeon Gold 6254 - Intel#pcie +
base frequency3,100 MHz (3.1 GHz, 3,100,000 kHz) +
bus links4 +
bus rate8,000 MT/s (8 GT/s, 8,000,000 kT/s) +
bus typeDMI 3.0 +
chipsetLewisburg +
clock multiplier31 +
core count18 +
core family6 +
core model85 +
core nameCascade Lake SP +
core steppingB0 +
designerIntel +
familyXeon Gold +
first announcedApril 2, 2019 +
first launchedApril 2, 2019 +
full page nameintel/xeon gold/6254 +
has advanced vector extensionstrue +
has advanced vector extensions 2true +
has advanced vector extensions 512true +
has ecc memory supporttrue +
has extended page tables supporttrue +
has featureAdvanced Vector Extensions +, Advanced Vector Extensions 2 +, Advanced Vector Extensions 512 +, Advanced Encryption Standard Instruction Set Extension +, Hyper-Threading Technology +, Turbo Boost Technology 2.0 +, Enhanced SpeedStep Technology +, Speed Shift Technology +, Trusted Execution Technology +, Intel vPro Technology +, Intel VT-x +, Intel VT-d +, Extended Page Tables +, Transactional Synchronization Extensions + and Deep Learning Boost +
has intel deep learning boosttrue +
has intel enhanced speedstep technologytrue +
has intel speed shift technologytrue +
has intel trusted execution technologytrue +
has intel turbo boost technology 2 0true +
has intel vpro technologytrue +
has intel vt-d technologytrue +
has intel vt-x technologytrue +
has locked clock multipliertrue +
has second level address translation supporttrue +
has simultaneous multithreadingtrue +
has transactional synchronization extensionstrue +
has x86 advanced encryption standard instruction set extensiontrue +
instance ofmicroprocessor +
isax86-64 +
isa familyx86 +
l1$ size1,152 KiB (1,179,648 B, 1.125 MiB) +
l1d$ description8-way set associative +
l1d$ size576 KiB (589,824 B, 0.563 MiB) +
l1i$ description8-way set associative +
l1i$ size576 KiB (589,824 B, 0.563 MiB) +
l2$ description16-way set associative +
l2$ size18 MiB (18,432 KiB, 18,874,368 B, 0.0176 GiB) +
l3$ description11-way set associative +
l3$ size24.75 MiB (25,344 KiB, 25,952,256 B, 0.0242 GiB) +
ldateApril 2, 2019 +
main imageFile:cascade lake sp (front).png +
manufacturerIntel +
market segmentServer +
max case temperature355.15 K (82 °C, 179.6 °F, 639.27 °R) +
max cpu count4 +
max memory1,048,576 MiB (1,073,741,824 KiB, 1,099,511,627,776 B, 1,024 GiB, 1 TiB) +
max memory bandwidth131.13 GiB/s (134,277.12 MiB/s, 140.8 GB/s, 140,799.765 MB/s, 0.128 TiB/s, 0.141 TB/s) +
max memory channels6 +
microarchitectureCascade Lake +
min case temperature273.15 K (0 °C, 32 °F, 491.67 °R) +
model number6254 +
nameXeon Gold 6254 +
packageFCLGA-3647 +
part numberCD8069504194501 +
platformPurley +
process14 nm (0.014 μm, 1.4e-5 mm) +
release price$ 3,803.00 (€ 3,422.70, £ 3,080.43, ¥ 392,963.99) +
release price (tray)$ 3,803.00 (€ 3,422.70, £ 3,080.43, ¥ 392,963.99) +
s-specSRF92 +
s-spec (qs)QRAM +
series6200 +
smp interconnectUPI +
smp interconnect links3 +
smp interconnect rate10.4 GT/s +
smp max ways4 +
socketSocket P + and LGA-3647 +
supported memory typeDDR4-2933 +
tdp200 W (200,000 mW, 0.268 hp, 0.2 kW) +
technologyCMOS +
thread count36 +
turbo frequency (1 core)4,000 MHz (4 GHz, 4,000,000 kHz) +
word size64 bit (8 octets, 16 nibbles) +