From WikiChip
Difference between revisions of "intel/xeon platinum/8260y"
| Line 2: | Line 2: | ||
{{chip | {{chip | ||
|name=Xeon Platinum 8260Y | |name=Xeon Platinum 8260Y | ||
| − | |image= | + | |image=cascade lake sp (front).png |
|designer=Intel | |designer=Intel | ||
|manufacturer=Intel | |manufacturer=Intel | ||
|model number=8260Y | |model number=8260Y | ||
| + | |part number=CD8069504200902 | ||
| + | |s-spec=SRF9F | ||
|market=Server | |market=Server | ||
| − | |first announced= | + | |first announced=April 2, 2019 |
| − | |first launched= | + | |first launched=April 2, 2019 |
| + | |release price (tray)=$5,320.00 | ||
|family=Xeon Platinum | |family=Xeon Platinum | ||
| − | |series= | + | |series=8200 |
| + | |locked=Yes | ||
|frequency=2,400 MHz | |frequency=2,400 MHz | ||
|turbo frequency1=3,900 MHz | |turbo frequency1=3,900 MHz | ||
| Line 22: | Line 26: | ||
|core name=Cascade Lake SP | |core name=Cascade Lake SP | ||
|core family=6 | |core family=6 | ||
| + | |core stepping=B1 | ||
|process=14 nm | |process=14 nm | ||
|technology=CMOS | |technology=CMOS | ||
| Line 28: | Line 33: | ||
|thread count=48 | |thread count=48 | ||
|max cpus=8 | |max cpus=8 | ||
| + | |max memory=1 TiB | ||
|tdp=165 W | |tdp=165 W | ||
| − | |package | + | |package name 1=intel,fclga_3647 |
}} | }} | ||
| − | '''Xeon Platinum 8260Y''' is a {{arch|64}} [[24-core]] [[x86]] | + | '''Xeon Platinum 8260Y''' is a {{arch|64}} [[24-core]] [[x86]] high-performance server microprocessor introduced by [[Intel]] in early [[2019]]. The Platinum 8260Y is based on the {{intel|Cascade Lake|l=arch}} microarchitecture and is manufactured on a [[14 nm process]]. This chip supports 8-way multiprocessing, sports 2 {{x86|AVX-512}} [[FMA]] units as well as three {{intel|Ultra Path Interconnect}} links. This microprocessor supports up 1 TiB of hexa-channel DDR4-2933 memory, operates at 2.4 GHz with a TDP of 165 W and features a {{intel|turbo boost}} frequency of up to 3.9 GHz. |
== Cache == | == Cache == | ||
{{main|intel/microarchitectures/cascade lake#Memory_Hierarchy|l1=Cascade Lake § Cache}} | {{main|intel/microarchitectures/cascade lake#Memory_Hierarchy|l1=Cascade Lake § Cache}} | ||
| + | The Xeon Platinum 8260Y features a larger non-default 35.75 MiB of [[L3]], a size that would normally be found on a 26-core part. | ||
{{cache size | {{cache size | ||
|l1 cache=1.5 MiB | |l1 cache=1.5 MiB | ||
| Line 49: | Line 56: | ||
|l2 desc=16-way set associative | |l2 desc=16-way set associative | ||
|l2 policy=write-back | |l2 policy=write-back | ||
| − | |l3 cache= | + | |l3 cache=35.75 MiB |
| − | |l3 break= | + | |l3 break=26x1.375 MiB |
|l3 desc=11-way set associative | |l3 desc=11-way set associative | ||
|l3 policy=write-back | |l3 policy=write-back | ||
| Line 57: | Line 64: | ||
== Memory controller == | == Memory controller == | ||
{{memory controller | {{memory controller | ||
| − | |type=DDR4- | + | |type=DDR4-2933 |
|ecc=Yes | |ecc=Yes | ||
| − | |max mem= | + | |max mem=1 TiB |
|controllers=2 | |controllers=2 | ||
|channels=6 | |channels=6 | ||
| − | |max bandwidth= | + | |max bandwidth=131.13 GiB/s |
| − | |bandwidth schan= | + | |bandwidth schan=21.86 GiB/s |
| − | |bandwidth dchan= | + | |bandwidth dchan=43.71 GiB/s |
| − | |bandwidth qchan= | + | |bandwidth qchan=87.42 GiB/s |
| − | |bandwidth hchan= | + | |bandwidth hchan=131.13 GiB/s |
}} | }} | ||
== Expansions == | == Expansions == | ||
| − | {{expansions | + | {{expansions main |
| − | | pcie revision | + | | |
| − | | pcie lanes | + | {{expansions entry |
| − | | pcie config | + | |type=PCIe |
| − | | pcie config 2 | + | |pcie revision=3.0 |
| − | | pcie config 3 | + | |pcie lanes=48 |
| + | |pcie config=1x16 | ||
| + | |pcie config 2=x8 | ||
| + | |pcie config 3=x4 | ||
| + | }} | ||
}} | }} | ||
| Line 112: | Line 123: | ||
|avx5124vnniw=No | |avx5124vnniw=No | ||
|avx512vpopcntdq=No | |avx512vpopcntdq=No | ||
| + | |avx512units=2 | ||
|abm=Yes | |abm=Yes | ||
|tbm=No | |tbm=No | ||
Revision as of 03:50, 6 April 2019
| Edit Values | |
| Xeon Platinum 8260Y | |
| General Info | |
| Designer | Intel |
| Manufacturer | Intel |
| Model Number | 8260Y |
| Part Number | CD8069504200902 |
| S-Spec | SRF9F |
| Market | Server |
| Introduction | April 2, 2019 (announced) April 2, 2019 (launched) |
| Release Price | $5,320.00 (tray) |
| Shop | Amazon |
| General Specs | |
| Family | Xeon Platinum |
| Series | 8200 |
| Locked | Yes |
| Frequency | 2,400 MHz |
| Turbo Frequency | 3,900 MHz (1 core) |
| Clock multiplier | 24 |
| CPUID | 0x50655 |
| Microarchitecture | |
| ISA | x86-64 (x86) |
| Microarchitecture | Cascade Lake |
| Platform | Purley |
| Chipset | Lewisburg |
| Core Name | Cascade Lake SP |
| Core Family | 6 |
| Core Stepping | B1 |
| Process | 14 nm |
| Technology | CMOS |
| Word Size | 64 bit |
| Cores | 24 |
| Threads | 48 |
| Max Memory | 1 TiB |
| Multiprocessing | |
| Max SMP | 8-Way (Multiprocessor) |
| Electrical | |
| TDP | 165 W |
| Packaging | |
| Package | FCLGA-3647 (FCLGA) |
| Dimension | 76.16 mm × 56.6 mm |
| Pitch | 0.8585 mm × 0.9906 mm |
| Contacts | 3647 |
| Socket | Socket P, LGA-3647 |
Xeon Platinum 8260Y is a 64-bit 24-core x86 high-performance server microprocessor introduced by Intel in early 2019. The Platinum 8260Y is based on the Cascade Lake microarchitecture and is manufactured on a 14 nm process. This chip supports 8-way multiprocessing, sports 2 AVX-512 FMA units as well as three Ultra Path Interconnect links. This microprocessor supports up 1 TiB of hexa-channel DDR4-2933 memory, operates at 2.4 GHz with a TDP of 165 W and features a turbo boost frequency of up to 3.9 GHz.
Contents
Cache
- Main article: Cascade Lake § Cache
The Xeon Platinum 8260Y features a larger non-default 35.75 MiB of L3, a size that would normally be found on a 26-core part.
|
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
|||||||||||||||||||||||||||||||||||||
Memory controller
|
Integrated Memory Controller
|
||||||||||||||
|
||||||||||||||
Expansions
Expansion Options |
|||||
|
|||||
Features
[Edit/Modify Supported Features]
Facts about "Xeon Platinum 8260Y - Intel"
| Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki. | Xeon Platinum 8260Y - Intel#pcie + |
| base frequency | 2,400 MHz (2.4 GHz, 2,400,000 kHz) + |
| chipset | Lewisburg + |
| clock multiplier | 24 + |
| core count | 24 + |
| core family | 6 + |
| core name | Cascade Lake SP + |
| core stepping | B1 + |
| cpuid | 0x50655 + |
| designer | Intel + |
| family | Xeon Platinum + |
| first announced | April 2, 2019 + |
| first launched | April 2, 2019 + |
| full page name | intel/xeon platinum/8260y + |
| has advanced vector extensions | true + |
| has advanced vector extensions 2 | true + |
| has advanced vector extensions 512 | true + |
| has ecc memory support | true + |
| has extended page tables support | true + |
| has feature | Advanced Vector Extensions +, Advanced Vector Extensions 2 +, Advanced Vector Extensions 512 +, Advanced Encryption Standard Instruction Set Extension +, Hyper-Threading Technology +, Turbo Boost Technology 2.0 +, Enhanced SpeedStep Technology +, Speed Shift Technology +, Trusted Execution Technology +, Intel vPro Technology +, Intel VT-x +, Intel VT-d +, Extended Page Tables +, Transactional Synchronization Extensions + and Deep Learning Boost + |
| has intel deep learning boost | true + |
| has intel enhanced speedstep technology | true + |
| has intel speed shift technology | true + |
| has intel trusted execution technology | true + |
| has intel turbo boost technology 2 0 | true + |
| has intel vpro technology | true + |
| has intel vt-d technology | true + |
| has intel vt-x technology | true + |
| has locked clock multiplier | true + |
| has second level address translation support | true + |
| has simultaneous multithreading | true + |
| has transactional synchronization extensions | true + |
| has x86 advanced encryption standard instruction set extension | true + |
| instance of | microprocessor + |
| isa | x86-64 + |
| isa family | x86 + |
| l1$ size | 1,536 KiB (1,572,864 B, 1.5 MiB) + |
| l1d$ description | 8-way set associative + |
| l1d$ size | 768 KiB (786,432 B, 0.75 MiB) + |
| l1i$ description | 8-way set associative + |
| l1i$ size | 768 KiB (786,432 B, 0.75 MiB) + |
| l2$ description | 16-way set associative + |
| l2$ size | 24 MiB (24,576 KiB, 25,165,824 B, 0.0234 GiB) + |
| l3$ description | 11-way set associative + |
| l3$ size | 35.75 MiB (36,608 KiB, 37,486,592 B, 0.0349 GiB) + |
| ldate | April 2, 2019 + |
| main image | |
| manufacturer | Intel + |
| market segment | Server + |
| max cpu count | 8 + |
| max memory | 1,048,576 MiB (1,073,741,824 KiB, 1,099,511,627,776 B, 1,024 GiB, 1 TiB) + |
| max memory bandwidth | 131.13 GiB/s (134,277.12 MiB/s, 140.8 GB/s, 140,799.765 MB/s, 0.128 TiB/s, 0.141 TB/s) + |
| max memory channels | 6 + |
| microarchitecture | Cascade Lake + |
| model number | 8260Y + |
| name | Xeon Platinum 8260Y + |
| number of avx-512 execution units | 2 + |
| package | FCLGA-3647 + |
| part number | CD8069504200902 + |
| platform | Purley + |
| process | 14 nm (0.014 μm, 1.4e-5 mm) + |
| release price | $ 5,320.00 (€ 4,788.00, £ 4,309.20, ¥ 549,715.60) + |
| release price (tray) | $ 5,320.00 (€ 4,788.00, £ 4,309.20, ¥ 549,715.60) + |
| s-spec | SRF9F + |
| series | 8200 + |
| smp max ways | 8 + |
| socket | Socket P + and LGA-3647 + |
| supported memory type | DDR4-2933 + |
| tdp | 165 W (165,000 mW, 0.221 hp, 0.165 kW) + |
| technology | CMOS + |
| thread count | 48 + |
| turbo frequency (1 core) | 3,900 MHz (3.9 GHz, 3,900,000 kHz) + |
| word size | 64 bit (8 octets, 16 nibbles) + |