From WikiChip
Difference between revisions of "intel/microarchitectures/knights ferry"
< intel‎ | microarchitectures

(Documents: * Petascale to Exascale, Extending Intel's HPC Commitment fix (wikitext was corrupt with internal links))
Line 32: Line 32:
  
 
== Documents ==
 
== Documents ==
* [[:File:ISC 2010 Skaugen keynote.pdf|[[Petascale]] to [[Exascale]], Extending Intel's HPC Commitment]]
+
* [[:File:ISC 2010 Skaugen keynote.pdf|Petascale to Exascale, Extending Intel's HPC Commitment]]

Revision as of 06:49, 20 July 2018

Edit Values
Knights Ferry µarch
General Info
Arch TypeCPU
DesignerIntel
ManufacturerIntel
IntroductionMay 31, 2010
Phase-out2011
Process45 nm
Core Configs32
Instructions
ISAx86
ExtensionsL1OM
Succession

Knights Ferry (KNF) was the successor to Polaris, Rock Creek, and Larrabee, a 45 nm many-core microarchitecture designed by intel for high performance computing.

Note that Intel gave the PCIe expansion card the codename Aubrey Isle (die, components, board).

Architecture

Key changes from Larrabee

New text document.svg This section is empty; you can help add the missing info by editing this page.

Die

knights ferry die.png

Documents

codenameKnights Ferry +
core count32 +
designerIntel +
first launchedMay 31, 2010 +
full page nameintel/microarchitectures/knights ferry +
instance ofmicroarchitecture +
instruction set architecturex86 +
manufacturerIntel +
microarchitecture typeCPU +
nameKnights Ferry +
phase-out2011 +
process45 nm (0.045 μm, 4.5e-5 mm) +