From WikiChip
Difference between revisions of "zhaoxin/microarchitectures/zhangjiang"
< zhaoxin

Line 15: Line 15:
 
|renaming=Yes
 
|renaming=Yes
 
|isa=x86-64
 
|isa=x86-64
|predecessor=Isaiah
+
|predecessor=Isaiah II
|predecessor link=via_technologies/microarchitectures/isaiah
+
|predecessor link=via_technologies/microarchitectures/isaiah ii
 
|successor=WuDaoKou
 
|successor=WuDaoKou
 
|successor link=zhaoxin/microarchitectures/wudaokou
 
|successor link=zhaoxin/microarchitectures/wudaokou
 
}}
 
}}
'''ZhangJiang''' is the successor to {{via|Isaiah|l=arch}}, a [[28 nm]] [[x86]] microarchitecture designed by [[Zhaoxin]] for mainstream laptops, desktops, and servers.
+
'''ZhangJiang''' is the successor to {{via|Isaiah II|l=arch}}, a [[28 nm]] [[x86]] microarchitecture designed by [[Zhaoxin]] for mainstream laptops, desktops, and servers.

Revision as of 21:33, 14 January 2018

Edit Values
WuDaoKou µarch
General Info
Arch TypeCPU
DesignerZhaoxin
ManufacturerTSMC
Introduction2015
Process28 nm
Core Configs2, 4, 8
Pipeline
TypeSuperscalar
OoOEYes
SpeculativeYes
Reg RenamingYes
Instructions
ISAx86-64
Succession

ZhangJiang is the successor to Isaiah II, a 28 nm x86 microarchitecture designed by Zhaoxin for mainstream laptops, desktops, and servers.

codenameWuDaoKou +
core count2 +, 4 + and 8 +
designerZhaoxin +
first launched2015 +
full page namezhaoxin/microarchitectures/zhangjiang +
instance ofmicroarchitecture +
instruction set architecturex86-64 +
manufacturerTSMC +
microarchitecture typeCPU +
nameWuDaoKou +
process28 nm (0.028 μm, 2.8e-5 mm) +