From WikiChip
Difference between revisions of "nervana/microarchitectures/lake crest"
< nervana

(Architecture)
Line 15: Line 15:
  
 
== Architecture ==
 
== Architecture ==
 +
* Tensor-based architecture
 +
** Nervana Engine
 +
* [[Flexpoint]] number format
 +
* HBM2 memory
 +
{{expand list}}
 +
 +
=== Block Diagram ===
 
{{empty section}}
 
{{empty section}}
 +
 +
=== Memory Hierarchy ===
 +
* 32 GiB on-package [[HBM2]]
 +
** 1 TiB/s

Revision as of 02:31, 29 December 2017

Edit Values
Lake Crest µarch
General Info
Arch TypeNPU
DesignerNervana
ManufacturerTSMC
Process28 nm
Succession

Lake Crest is a neural processor microarchitecture designed by Nervana.

Process Technology

Lake Crest is fabricated on TSMC's 28 nm process.

Architecture

  • Tensor-based architecture
    • Nervana Engine
  • Flexpoint number format
  • HBM2 memory

This list is incomplete; you can help by expanding it.

Block Diagram

New text document.svg This section is empty; you can help add the missing info by editing this page.

Memory Hierarchy

  • 32 GiB on-package HBM2
    • 1 TiB/s
codenameLake Crest +
designerNervana +
full page namenervana/microarchitectures/lake crest +
instance ofmicroarchitecture +
manufacturerTSMC +
nameLake Crest +
process28 nm (0.028 μm, 2.8e-5 mm) +