From WikiChip
Exynos 9610 - Samsung
Edit Values | |
Exynos 9610 | |
General Info | |
Designer | Samsung, ARM Holdings |
Manufacturer | Samsung |
Model Number | 9610 |
Market | Mobile |
Introduction | March 22, 2018 (announced) October, 2018 (launched) |
General Specs | |
Family | Exynos |
Series | Exynos 7 |
Frequency | 2,300 MHz, 1,600 MHz |
Microarchitecture | |
ISA | ARMv8 (ARM) |
Microarchitecture | Cortex-A73, Cortex-A53 |
Core Name | Cortex-A73, Cortex-A53 |
Process | 10 nm |
Technology | CMOS |
Word Size | 64 bit |
Cores | 8 |
Threads | 8 |
Multiprocessing | |
Max SMP | 1-Way (Uniprocessor) |
Exynos 9610 is a 64-bit ARM mid-range microprocessor designed by Samsung set to launch in late 2018. Manufactured on Samsung's 10 nm process, the 9610 features eight cores consisting of four Cortex-A73 big cores operating at up to 2.3 GHz and four Cortex-A53 little cores operating at up to 1.6 GHz. This processor incorporates a Mali-G72 MP3 GPU and supports up to 4 GiB of quad-channel LPDDR4x-3200 memory. This chip incorporates an LTE modem supporting Cat 12 600Mbps download and Cat 13 150Mbps upload as well as 802.11ac, Bluetooth 5.0, and a 24 MP ISP.
Cache
- Main articles: Cortex-A73 § Cache and Cortex-A55 § Cache
For the Cortex-A73 core cluster:
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
||
|
For the Cortex-A55 cluster:
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
||
|
Memory controller
Integrated Memory Controller
|
||||||||||||||||
|
Graphics
Integrated Graphics Information
|
||||||||||||||||||||||||||||||||||
|
Wireless
Wireless Communications | |||||||
Cellular | |||||||
4G |
|
---|
ISP
- 24MP Rear
- 24MP Front
- 16MP+16MP Dual
Features
[Edit/Modify Supported Features]
Supported ARM Extensions & Processor Features
|
||||||||
|
Utilizing devices
This list is incomplete; you can help by expanding it.
Categories:
- all microprocessor models
- microprocessor models by samsung
- microprocessor models by samsung based on cortex-a73
- microprocessor models by samsung based on cortex-a53
- microprocessor models by arm holdings
- microprocessor models by arm holdings based on cortex-a73
- microprocessor models by arm holdings based on cortex-a53
- future microprocessor models
- microprocessor models require attention
Facts about "Exynos 9610 - Samsung"
base frequency | 2,300 MHz (2.3 GHz, 2,300,000 kHz) + and 1,600 MHz (1.6 GHz, 1,600,000 kHz) + |
core count | 8 + |
core name | Cortex-A73 + and Cortex-A53 + |
designer | Samsung + and ARM Holdings + |
family | Exynos + |
first announced | March 22, 2018 + |
first launched | October 2018 + |
full page name | samsung/exynos/9610 + |
has 4g support | true + |
has ecc memory support | false + |
has lte advanced support | true + |
instance of | microprocessor + |
integrated gpu | Mali-G72 + |
integrated gpu designer | ARM Holdings + |
integrated gpu execution units | 3 + |
isa | ARMv8 + |
isa family | ARM + |
ldate | 3000 + |
main image | + |
manufacturer | Samsung + |
market segment | Mobile + |
max cpu count | 1 + |
max memory channels | 4 + |
microarchitecture | Cortex-A73 + and Cortex-A53 + |
model number | 9610 + |
name | Exynos 9610 + |
process | 10 nm (0.01 μm, 1.0e-5 mm) + |
series | Exynos 7 + |
smp max ways | 1 + |
supported memory type | LPDDR4X-3200 + |
technology | CMOS + |
thread count | 8 + |
user equipment category downlink | 12 + |
user equipment category uplink | 13 + |
word size | 64 bit (8 octets, 16 nibbles) + |