From WikiChip
K3V2E - HiSilicon
< hisilicon‎ | k3
Revision as of 12:36, 6 September 2017 by Inject (talk | contribs) (Created page with "{{hisilicon title|K3V2E}} {{mpu |name=K3V2E |no image=Yes |designer=HiSilicon |designer 2=ARM Holdings |manufacturer=TSMC |model number=K3V2E |part number=Hi3620 |market=Mobil...")
(diff) ← Older revision | Latest revision (diff) | Newer revision → (diff)

Template:mpu K3V2E is a 32-bit quad-core mobile ARM microprocessor introduced by HiSilicon in late 2012. This chip, which is fabricated on a 40 nm process, incorporates four Cortex-A9 cores operating at 1.5 GHz. The K3V2 integrated Vivante's GC4000 (16 cores) IGP and supports up to 2 channels of LPDDR2-900 memory. The K3V2E is an enhanced version of the K3V2, although the exact changes are not well-documented.

Facts about "K3V2E - HiSilicon"
Has subobject
"Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki.
K3V2E - HiSilicon#package +
base frequency1,500 MHz (1.5 GHz, 1,500,000 kHz) +
core count4 +
core nameCortex-A9 +
designerHiSilicon + and ARM Holdings +
familyK3 +
first announced2013 +
first launched2013 +
full page namehisilicon/k3/k3v2e +
has ecc memory supportfalse +
instance ofmicroprocessor +
integrated gpuGC4000 +
integrated gpu base frequency480 MHz (0.48 GHz, 480,000 KHz) +
integrated gpu designerVivante +
integrated gpu execution units16 +
isaARMv7 +
isa familyARM +
l1$ size256 KiB (262,144 B, 0.25 MiB) +
l1d$ description4-way set associative +
l1d$ size128 KiB (131,072 B, 0.125 MiB) +
l1i$ description4-way set associative +
l1i$ size128 KiB (131,072 B, 0.125 MiB) +
l2$ description8-way set associative +
l2$ size1 MiB (1,024 KiB, 1,048,576 B, 9.765625e-4 GiB) +
ldate2013 +
manufacturerTSMC +
market segmentMobile +
max cpu count1 +
max memory bandwidth6.71 GiB/s (6,871.04 MiB/s, 7.205 GB/s, 7,204.808 MB/s, 0.00655 TiB/s, 0.0072 TB/s) +
max memory channels2 +
microarchitectureCortex-A9 +
model numberK3V2E +
nameK3V2E +
packageTFBGA-576 +
part numberHi3620 +
process40 nm (0.04 μm, 4.0e-5 mm) +
smp max ways1 +
supported memory typeLPDDR2-900 +
technologyCMOS +
thread count4 +
transistor count600,000,000 +
used byHuawei HN3-U01 +, Huawei Ascend P6 +, Ascend W2 + and Huawei Honor 3 +
word size32 bit (4 octets, 8 nibbles) +