From WikiChip
Chaberton - Microarchitectures - ARM
< arm holdings
Revision as of 13:16, 4 July 2022 by David (talk | contribs) (Chaberton)
(diff) ← Older revision | Latest revision (diff) | Newer revision → (diff)

Edit Values
Chaberton µarch
General Info
Arch TypeCPU
DesignerARM Holdings
ManufacturerTSMC
Introduction2024
Process7 nm, 5 nm
Core Configs1, 2, 4
Pipeline
OoOEYes
SpeculativeYes
Reg RenamingYes
Succession

Chaberton is the successor to Hunter, a low-power high-performance synthesizable ARM microarchitecture designed by ARM for the mobile market.


Symbol version future.svg Preliminary Data! Information presented in this article deal with future products, data, features, and specifications that have yet to be finalized, announced, or released. Information may be incomplete and can change by final release.
codenameChaberton +
core count1 +, 2 + and 4 +
designerARM Holdings +
first launched2024 +
full page namearm holdings/microarchitectures/chaberton +
instance ofmicroarchitecture +
manufacturerTSMC +
microarchitecture typeCPU +
nameChaberton +
process7 nm (0.007 μm, 7.0e-6 mm) + and 5 nm (0.005 μm, 5.0e-6 mm) +