From WikiChip
Rock Creek - Microarchitectures - Intel
< intel‎ | microarchitectures
Revision as of 04:23, 31 March 2019 by David (talk | contribs) (Tile)
(diff) ← Older revision | Latest revision (diff) | Newer revision → (diff)

Edit Values
Rock Creek µarch
General Info
Arch TypeCPU
DesignerIntel
ManufacturerIntel
IntroductionDecember 2009
Process45 nm
Core Configs48
Instructions
ISAx86
Cache
L1I Cache16 KiB/core
4-way set associative
L1D Cache16 KiB/core
4-way set associative
L2 Cache256 KiB/core
4-way set associative
L3 Cache16 KiB/tile
Succession

Rock Creek or the Single-Chip Cloud Computer (SCC) was the successor to Polaris, a 45 nm many-core microarchitecture designed by intel for high performance computing and many-core software research. The SCC, like Polaris, was a research project from Intel's Tera-scale Computing Research Program.

Architecture

New text document.svg This section is empty; you can help add the missing info by editing this page.

Overview

SCC Chip
New text document.svg This section is empty; you can help add the missing info by editing this page.

Rock Lake

rock lake platform.png


rock lake platform board.jpg

Die

  • 45 nm process
  • 1 poly, 9 Metal (Cu)
  • 1,300,000,000 transistors
  • 26.5 mm x 21.4 mm
    • 567.1 mm² die size
  • 1,567 pins LGA packages
    • 970 signal pins


rock creek die 2.png


rock creek die.png


rock creek die 3.png


rock creek die (annotated).png

Tile

  • 48,000,000 transistors
  • 3.6 mm x 5.2 mm
    • 18.7 mm² silicon area


rock creek tile 2.png


rock creek tile 3.png


rock creek tile (annotated).png

Additional Shots

Additional die and wafer shots provided by Intel:

Bibliography

Documents

codenameRock Creek +
core count48 +
designerIntel +
first launchedDecember 2009 +
full page nameintel/microarchitectures/rock creek +
instance ofmicroarchitecture +
instruction set architecturex86 +
manufacturerIntel +
microarchitecture typeCPU +
nameRock Creek +
process45 nm (0.045 μm, 4.5e-5 mm) +