From WikiChip
Athlon MP 1600+ - AMD
Edit Values | |||||||||||
AMD Athlon MP 1600+ | |||||||||||
General Info | |||||||||||
Designer | AMD | ||||||||||
Manufacturer | AMD | ||||||||||
Model Number | Athlon MP 1600+ | ||||||||||
Part Number | AMP1600DMS3C | ||||||||||
Market | Server | ||||||||||
Introduction | October 15, 2001 (announced) October 15, 2001 (launched) | ||||||||||
Release Price | $210 | ||||||||||
Shop | Amazon | ||||||||||
General Specs | |||||||||||
Family | Athlon MP | ||||||||||
Locked | Yes | ||||||||||
Frequency | 1,400 MHz | ||||||||||
Bus type | FSB | ||||||||||
Bus speed | 133 MHz | ||||||||||
Bus rate | 266 MT/s | ||||||||||
Clock multiplier | 10.5 | ||||||||||
CPUID | 662 | ||||||||||
Microarchitecture | |||||||||||
Microarchitecture | K7 | ||||||||||
Platform | Athlon MP | ||||||||||
Chipset | AMD-760MP | ||||||||||
Core Name | Palomino | ||||||||||
Core Family | 6 | ||||||||||
Core Model | 6 | ||||||||||
Core Stepping | 2 | ||||||||||
Process | 180 nm | ||||||||||
Transistors | 37,500,000 | ||||||||||
Technology | CMOS | ||||||||||
Die | 128 mm² | ||||||||||
Word Size | 32 bit | ||||||||||
Cores | 1 | ||||||||||
Threads | 1 | ||||||||||
Max Memory | 4 GiB | ||||||||||
Multiprocessing | |||||||||||
Max SMP | 2-Way (Multiprocessor) | ||||||||||
Electrical | |||||||||||
Vcore | 1.75 V | ||||||||||
TDP | 62.8 W | ||||||||||
TDP (Typical) | 56.3 W | ||||||||||
Tjunction | 0 °C – 95 °C | ||||||||||
Tcase | 0 °C – 95 °C | ||||||||||
Tstorage | -40 °C – 100 °C | ||||||||||
Packaging | |||||||||||
|
The Athlon MP 1600+ (OPN AMP1600DMS3C) based on the Palomino core was a 32-bit x86 multiprocessor developed by AMD and introduced in late 2001 for the server and workstation market. This MPU operated at 1.4 GHz with a FSB transfer rate of 266 MT/s (x10.5 multiplier). This processor, which was based on the K7 microarchitecture, was manufactured on a mature 180 nm copper interconnect technology at AMD's Fab 30 in Dresden, Germany.
Cache
- Main article: K7 § Cache
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||
|
Graphics
This MPU has no integrated graphics processing unit.
Features
[Edit/Modify Supported Features]
Supported x86 Extensions & Processor Features
|
||||||||||||||||||||||||
|
- Advanced Configuration and Power Interface
- Halt State
- Stop Grant State
Documents
Datasheets
- AMD Athlon MP Processor Model 6 OPGA Data Sheet for Multiprocessor Platforms; Publication # 25480 Rev: D; Issue Date: June 2002.
Others
- System Considerations for Dual AMD Athlon MP Processors in Tower and 1U Form Factors; Publication # 25325; Rev: B; August 2002.
Facts about "Athlon MP 1600+ - AMD"
Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki. | Athlon MP 1600+ - AMD#package + |
base frequency | 1,400 MHz (1.4 GHz, 1,400,000 kHz) + |
bus rate | 266 MT/s (0.266 GT/s, 266,000 kT/s) + |
bus speed | 133 MHz (0.133 GHz, 133,000 kHz) + |
bus type | FSB + |
chipset | AMD-760MP + |
clock multiplier | 10.5 + |
core count | 1 + |
core family | 6 + |
core model | 6 + |
core name | Palomino + |
core stepping | 2 + |
core voltage | 1.75 V (17.5 dV, 175 cV, 1,750 mV) + |
cpuid | 662 + |
designer | AMD + |
die area | 128 mm² (0.198 in², 1.28 cm², 128,000,000 µm²) + |
family | Athlon MP + |
first announced | October 15, 2001 + |
first launched | October 15, 2001 + |
full page name | amd/athlon mp/amp1600dms3c + |
has amd smartmp technology | true + |
has feature | SmartMP Technology +, ACPI +, Halt State + and Stop Grant State + |
has locked clock multiplier | true + |
has multiprocessing support | true + |
instance of | microprocessor + |
l1$ size | 128 KiB (131,072 B, 0.125 MiB) + |
l1d$ description | 2-way set associative + |
l1d$ size | 64 KiB (65,536 B, 0.0625 MiB) + |
l1i$ description | 2-way set associative + |
l1i$ size | 64 KiB (65,536 B, 0.0625 MiB) + |
l2$ description | 16-way set associative + |
l2$ size | 0.25 MiB (256 KiB, 262,144 B, 2.441406e-4 GiB) + |
ldate | October 15, 2001 + |
manufacturer | AMD + |
market segment | Server + |
max case temperature | 368.15 K (95 °C, 203 °F, 662.67 °R) + |
max cpu count | 2 + |
max junction temperature | 368.15 K (95 °C, 203 °F, 662.67 °R) + |
max memory | 4,096 MiB (4,194,304 KiB, 4,294,967,296 B, 4 GiB, 0.00391 TiB) + |
max storage temperature | 373.15 K (100 °C, 212 °F, 671.67 °R) + |
microarchitecture | K7 + |
min case temperature | 273.15 K (0 °C, 32 °F, 491.67 °R) + |
min junction temperature | 273.15 K (0 °C, 32 °F, 491.67 °R) + |
min storage temperature | 233.15 K (-40 °C, -40 °F, 419.67 °R) + |
model number | Athlon MP 1600+ + |
name | AMD Athlon MP 1600+ + |
package | OPGA-453 + |
part number | AMP1600DMS3C + |
platform | Athlon MP + |
process | 180 nm (0.18 μm, 1.8e-4 mm) + |
release price | $ 210.00 (€ 189.00, £ 170.10, ¥ 21,699.30) + |
smp max ways | 2 + |
tdp | 62.8 W (62,800 mW, 0.0842 hp, 0.0628 kW) + |
tdp (typical) | 56.3 W (56,300 mW, 0.0755 hp, 0.0563 kW) + |
technology | CMOS + |
thread count | 1 + |
transistor count | 37,500,000 + |
word size | 32 bit (4 octets, 8 nibbles) + |