From WikiChip
Difference between revisions of "samsung/exynos/9610"
Line 29: | Line 29: | ||
}} | }} | ||
'''Exynos 9610''' is a {{arch|64}} [[ARM]] mid-range microprocessor designed by [[Samsung]] set to launch in late [[2018]]. Manufactured on Samsung's [[10 nm process]], the 9610 features eight cores consisting of four {{armh|Cortex-A73|l=arch}} [[big cores]] operating at up to 2.3 GHz and four {{armh|Cortex-A53|l=arch}} [[little cores]] operating at up to 1.6 GHz. This processor incorporates a {{armh|Mali-G72}} MP3 GPU and supports up to 4 GiB of quad-channel LPDDR4x-3200 memory. This chip incorporates an LTE modem supporting Cat 12 600Mbps download and Cat 13 150Mbps upload as well as [[802.11ac]], [[Bluetooth]] 5.0, and a 24 [[megapixel|MP]] [[image signal processor|ISP]]. | '''Exynos 9610''' is a {{arch|64}} [[ARM]] mid-range microprocessor designed by [[Samsung]] set to launch in late [[2018]]. Manufactured on Samsung's [[10 nm process]], the 9610 features eight cores consisting of four {{armh|Cortex-A73|l=arch}} [[big cores]] operating at up to 2.3 GHz and four {{armh|Cortex-A53|l=arch}} [[little cores]] operating at up to 1.6 GHz. This processor incorporates a {{armh|Mali-G72}} MP3 GPU and supports up to 4 GiB of quad-channel LPDDR4x-3200 memory. This chip incorporates an LTE modem supporting Cat 12 600Mbps download and Cat 13 150Mbps upload as well as [[802.11ac]], [[Bluetooth]] 5.0, and a 24 [[megapixel|MP]] [[image signal processor|ISP]]. | ||
+ | |||
+ | |||
+ | {{unknown features}} | ||
+ | |||
+ | |||
+ | == Cache == | ||
+ | {{main|arm_holdings/microarchitectures/cortex-a73#Memory_Hierarchy|arm_holdings/microarchitectures/cortex-a53#Memory_Hierarchy|l1=Cortex-A73 § Cache||l2=Cortex-A55 § Cache}} | ||
+ | |||
+ | For the {{armh|Cortex-A73|l=arch}} core cluster: | ||
+ | {{cache size}} | ||
+ | |||
+ | For the {{armh|Cortex-A55|l=arch}} cluster: | ||
+ | |||
+ | {{cache size}} | ||
+ | |||
+ | == Memory controller == | ||
+ | {{memory controller | ||
+ | |type=LPDDR4X-3200 | ||
+ | |ecc=No | ||
+ | |max mem=6 GiB | ||
+ | |controllers=4 | ||
+ | |channels=4 | ||
+ | |width=16 bit | ||
+ | |frequency=1800 MHz | ||
+ | |bandwidth schan=2.98 GiB/s | ||
+ | |bandwidth dchan=5.96 GiB/s | ||
+ | |bandwidth qchan=11.92 GiB/s | ||
+ | }} | ||
+ | |||
+ | |||
+ | == Graphics == | ||
+ | {{integrated graphics | ||
+ | | gpu = Mali-G72 | ||
+ | | device id = | ||
+ | | designer = ARM Holdings | ||
+ | | execution units = 3 | ||
+ | | max displays = 2 | ||
+ | | max memory = | ||
+ | | frequency = ? MHz | ||
+ | | max frequency = | ||
+ | |||
+ | | output crt = | ||
+ | | output sdvo = | ||
+ | | output dsi = Yes | ||
+ | | output edp = | ||
+ | | output dp = | ||
+ | | output hdmi = | ||
+ | | output vga = | ||
+ | | output dvi = | ||
+ | |||
+ | | directx ver = 12 | ||
+ | | opengl ver = | ||
+ | | opengl es ver = 3.2 | ||
+ | | openvg ver = 1.1 | ||
+ | | opencl ver = 2 | ||
+ | | vulkan ver = 1.0 | ||
+ | | hdmi ver = | ||
+ | | dp ver = | ||
+ | | edp ver = | ||
+ | | max res hdmi = | ||
+ | | max res hdmi freq = | ||
+ | | max res dp = | ||
+ | | max res dp freq = | ||
+ | | max res edp = | ||
+ | | max res edp freq = | ||
+ | | max res vga = | ||
+ | | max res vga freq = | ||
+ | }} | ||
+ | |||
+ | |||
+ | == Wireless == | ||
+ | {{wireless links | ||
+ | | 2g = | ||
+ | | csd = | ||
+ | | gsm = | ||
+ | | gprs = | ||
+ | | edge = | ||
+ | | cdmaone = | ||
+ | | is-95a = | ||
+ | | is-95b = | ||
+ | | 3g = | ||
+ | | cdma2000 = | ||
+ | | cdma2000 1x = | ||
+ | | cdma2000 1xev-do = | ||
+ | | cdma2000 1x adv = | ||
+ | | umts = | ||
+ | | wcdma = | ||
+ | | td-scdma = | ||
+ | | dc-hsdpa = | ||
+ | | hsdpa = | ||
+ | | hsupa = | ||
+ | | 4g = Yes | ||
+ | | lte a = Yes | ||
+ | | e-utran = | ||
+ | | ue cat dl = 12 | ||
+ | | ue cat dl rate = 600 Mbps | ||
+ | | ue cat ul = 13 | ||
+ | | ue cat ul rate = 150 Mbps | ||
+ | }} | ||
+ | |||
+ | == ISP == | ||
+ | * 24MP Rear | ||
+ | * 24MP Front | ||
+ | * 16MP+16MP Dual | ||
+ | |||
+ | == Features == | ||
+ | {{arm features | ||
+ | |thumb=No | ||
+ | |thumb2=No | ||
+ | |thumbee=No | ||
+ | |vfpv1=No | ||
+ | |vfpv2=No | ||
+ | |vfpv3=No | ||
+ | |vfpv3-d16=No | ||
+ | |vfpv3-f16=No | ||
+ | |vfpv4=No | ||
+ | |vfpv4-d16=No | ||
+ | |vfpv5=No | ||
+ | |neon=Yes | ||
+ | |trustzone=No | ||
+ | |jazelle=No | ||
+ | |wmmx=No | ||
+ | |wmmx2=No | ||
+ | |pmuv3=No | ||
+ | |crc32=Yes | ||
+ | |crypto=Yes | ||
+ | |fp=Yes | ||
+ | |fp16=No | ||
+ | |profile=No | ||
+ | |ras=No | ||
+ | |simd=No | ||
+ | |rdm=No | ||
+ | }} | ||
+ | |||
+ | == Utilizing devices == | ||
+ | <!-- | ||
+ | * [[used by::XXXXXXXXX]] | ||
+ | --> | ||
+ | {{expand list}} |
Revision as of 23:40, 29 March 2018
Edit Values | |
Exynos 9610 | |
General Info | |
Designer | Samsung, ARM Holdings |
Manufacturer | Samsung |
Model Number | 9610 |
Market | Mobile |
Introduction | March 22, 2018 (announced) October, 2018 (launched) |
General Specs | |
Family | Exynos |
Series | Exynos 7 |
Frequency | 2,300 MHz, 1,600 MHz |
Microarchitecture | |
ISA | ARMv8 (ARM) |
Microarchitecture | Cortex-A73, Cortex-A53 |
Core Name | Cortex-A73, Cortex-A53 |
Process | 10 nm |
Technology | CMOS |
Word Size | 64 bit |
Cores | 8 |
Threads | 8 |
Multiprocessing | |
Max SMP | 1-Way (Uniprocessor) |
Exynos 9610 is a 64-bit ARM mid-range microprocessor designed by Samsung set to launch in late 2018. Manufactured on Samsung's 10 nm process, the 9610 features eight cores consisting of four Cortex-A73 big cores operating at up to 2.3 GHz and four Cortex-A53 little cores operating at up to 1.6 GHz. This processor incorporates a Mali-G72 MP3 GPU and supports up to 4 GiB of quad-channel LPDDR4x-3200 memory. This chip incorporates an LTE modem supporting Cat 12 600Mbps download and Cat 13 150Mbps upload as well as 802.11ac, Bluetooth 5.0, and a 24 MP ISP.
Cache
- Main articles: Cortex-A73 § Cache and Cortex-A55 § Cache
For the Cortex-A73 core cluster:
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
||
|
For the Cortex-A55 cluster:
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
||
|
Memory controller
Integrated Memory Controller
|
||||||||||||||||
|
Graphics
Integrated Graphics Information
|
||||||||||||||||||||||||||||||||||
|
Wireless
Wireless Communications | |||||||
Cellular | |||||||
4G |
|
---|
ISP
- 24MP Rear
- 24MP Front
- 16MP+16MP Dual
Features
[Edit/Modify Supported Features]
Supported ARM Extensions & Processor Features
|
||||||||
|
Utilizing devices
This list is incomplete; you can help by expanding it.
Categories:
- all microprocessor models
- microprocessor models by samsung
- microprocessor models by samsung based on cortex-a73
- microprocessor models by samsung based on cortex-a53
- microprocessor models by arm holdings
- microprocessor models by arm holdings based on cortex-a73
- microprocessor models by arm holdings based on cortex-a53
- future microprocessor models
- microprocessor models require attention
Facts about "Exynos 9610 - Samsung"