From WikiChip
Difference between revisions of "esperanto/microarchitectures/et-maxion"
< esperanto

Line 31: Line 31:
 
== Architecture ==
 
== Architecture ==
 
=== Key changes from {{ucberkeley|BOOM v2|l=arch}} ===
 
=== Key changes from {{ucberkeley|BOOM v2|l=arch}} ===
 +
{{empty section}}
 +
 +
=== Block Diagram ===
 +
{{empty section}}
 +
 +
=== Memory Hierarchy ===
 
{{empty section}}
 
{{empty section}}

Revision as of 20:55, 25 December 2017

Edit Values
ET-Maxion µarch
General Info
Arch TypeCPU
DesignerEsperanto
ManufacturerTSMC
Introduction2018
Process7 nm
Pipeline
TypeSuperscalar, Superpipeline
OoOEYes
SpeculativeYes
Reg RenamingYes
Instructions
ISARV64
ExtensionsI, M, A, F, D, C
Succession
Contemporary
ET-Minion

ET-Maxion is a high-performance RISC-V microarchitecture designed by Esperanto. ET-Maxion is also sold as a licensable IP core.

Process Technology

ET-Minion is designed and optimized for TSMC's 7 nm process although it may be back-ported to older nodes in the future.

Architecture

Key changes from BOOM v2

New text document.svg This section is empty; you can help add the missing info by editing this page.

Block Diagram

New text document.svg This section is empty; you can help add the missing info by editing this page.

Memory Hierarchy

New text document.svg This section is empty; you can help add the missing info by editing this page.
codenameET-Maxion +
designerEsperanto +
first launched2018 +
full page nameesperanto/microarchitectures/et-maxion +
instance ofmicroarchitecture +
instruction set architectureRV64 +
manufacturerTSMC +
microarchitecture typeCPU +
nameET-Maxion +
process7 nm (0.007 μm, 7.0e-6 mm) +