From WikiChip
Difference between revisions of "intel/xeon gold/5117"
Line 1: | Line 1: | ||
{{intel title|Xeon Gold 5117}} | {{intel title|Xeon Gold 5117}} | ||
{{mpu | {{mpu | ||
− | |||
|name=Xeon Gold 5117 | |name=Xeon Gold 5117 | ||
− | | | + | |image=skylake sp (basic).png |
|designer=Intel | |designer=Intel | ||
|manufacturer=Intel | |manufacturer=Intel | ||
|model number=5117 | |model number=5117 | ||
|market=Server | |market=Server | ||
− | |first announced= | + | |first announced=July 11, 2017 |
+ | |first launched=July 11, 2017 | ||
+ | |release price= | ||
|family=Xeon Gold | |family=Xeon Gold | ||
|series=5000 | |series=5000 | ||
|locked=Yes | |locked=Yes | ||
− | |frequency=2 | + | |frequency=2,000 MHz |
− | | | + | |turbo frequency1=2,300 MHz |
− | |||
− | |||
|clock multiplier=20 | |clock multiplier=20 | ||
|isa=x86-64 | |isa=x86-64 | ||
Line 24: | Line 23: | ||
|core name=Skylake SP | |core name=Skylake SP | ||
|core family=6 | |core family=6 | ||
− | |||
|process=14 nm | |process=14 nm | ||
|technology=CMOS | |technology=CMOS | ||
− | |||
|word size=64 bit | |word size=64 bit | ||
|core count=14 | |core count=14 | ||
|thread count=28 | |thread count=28 | ||
|max cpus=4 | |max cpus=4 | ||
− | | | + | |max memory=768 GiB |
− | | | + | |tdp=105 W |
− | | | + | |tcase min=0 °C |
− | | | + | |tcase max=81 °C |
|package module 1={{packages/intel/fclga-3647}} | |package module 1={{packages/intel/fclga-3647}} | ||
− | |||
}} | }} | ||
− | '''Xeon Gold 5117''' is a {{arch|64}} | + | '''Xeon Gold 5117''' is a {{arch|64}} [[tetradeca-core]] [[x86]] multi-socket high performance server microprocessor introduced by [[Intel]] in mid-2017. This chip supports up to 4-way multiprocessing. The Gold 5117, which is based on the server configuration of the {{intel|Skylake|l=arch}} microarchitecture and is manufactured on a [[14 nm process|14 nm+ process]], sports 1 {{x86|AVX-512}} [[FMA]] unit as well as three {{intel|Ultra Path Interconnect}} links. This microprocessor, which operates at 2 GHz with a TDP of 105 W and a {{intel|turbo boost}} frequency of up to 2.3 GHz, supports up 768 GiB of hexa-channel DDR4-2400 ECC memory. |
− | |||
− | |||
− | {{ | ||
== Cache == | == Cache == | ||
Line 52: | Line 45: | ||
|l1i desc=8-way set associative | |l1i desc=8-way set associative | ||
|l1d cache=448 KiB | |l1d cache=448 KiB | ||
− | |l1d break= | + | |l1d break=14x32 KiB |
|l1d desc=8-way set associative | |l1d desc=8-way set associative | ||
|l1d policy=write-back | |l1d policy=write-back | ||
Line 67: | Line 60: | ||
== Memory controller == | == Memory controller == | ||
{{memory controller | {{memory controller | ||
− | |type=DDR4- | + | |type=DDR4-2400 |
|ecc=Yes | |ecc=Yes | ||
− | |max mem= | + | |max mem=768 GiB |
− | |controllers= | + | |controllers=2 |
|channels=6 | |channels=6 | ||
− | |max bandwidth= | + | |max bandwidth=107.3 GiB/s |
− | |bandwidth schan= | + | |bandwidth schan=17.88 GiB/s |
− | |bandwidth dchan= | + | |bandwidth dchan=35.76 GiB/s |
− | |bandwidth qchan= | + | |bandwidth qchan=71.53 GiB/s |
− | |bandwidth hchan= | + | |bandwidth hchan=107.3 GiB/s |
+ | }} | ||
+ | |||
+ | == Expansions == | ||
+ | {{expansions | ||
+ | | pcie revision = 3.0 | ||
+ | | pcie lanes = 48 | ||
+ | | pcie config = x16 | ||
+ | | pcie config 2 = x8 | ||
+ | | pcie config 3 = x4 | ||
}} | }} | ||
Line 100: | Line 102: | ||
|avx=Yes | |avx=Yes | ||
|avx2=Yes | |avx2=Yes | ||
− | + | |avx512f=Yes | |
+ | |avx512cd=Yes | ||
+ | |avx512er=No | ||
+ | |avx512pf=No | ||
+ | |avx512bw=Yes | ||
+ | |avx512dq=Yes | ||
+ | |avx512vl=Yes | ||
+ | |avx512ifma=No | ||
+ | |avx512vbmi=No | ||
+ | |avx5124fmaps=No | ||
+ | |avx5124vnniw=No | ||
+ | |avx512vpopcntdq=No | ||
|abm=Yes | |abm=Yes | ||
|tbm=No | |tbm=No | ||
Line 115: | Line 128: | ||
|f16c=Yes | |f16c=Yes | ||
|tbt1=No | |tbt1=No | ||
− | |tbt2= | + | |tbt2=Yes |
|tbmt3=No | |tbmt3=No | ||
|bpt=No | |bpt=No | ||
|eist=Yes | |eist=Yes | ||
− | |sst= | + | |sst=Yes |
|flex=No | |flex=No | ||
|fastmem=No | |fastmem=No | ||
+ | |ivmd=Yes | ||
+ | |intelnode=Yes | ||
+ | |kpt=Yes | ||
+ | |ptt=Yes | ||
+ | |mbe=Yes | ||
|isrt=No | |isrt=No | ||
|sba=No | |sba=No | ||
Line 129: | Line 147: | ||
|ipt=No | |ipt=No | ||
|tsx=Yes | |tsx=Yes | ||
− | |txt= | + | |txt=Yes |
|ht=Yes | |ht=Yes | ||
|vpro=Yes | |vpro=Yes | ||
|vtx=Yes | |vtx=Yes | ||
− | |vtd= | + | |vtd=No |
|ept=Yes | |ept=Yes | ||
− | |mpx= | + | |mpx=No |
|sgx=No | |sgx=No | ||
|securekey=No | |securekey=No | ||
− | |osguard= | + | |osguard=No |
|3dnow=No | |3dnow=No | ||
|e3dnow=No | |e3dnow=No | ||
Line 145: | Line 163: | ||
|amdvi=No | |amdvi=No | ||
|amdv=No | |amdv=No | ||
+ | |amdsme=No | ||
+ | |amdtsme=No | ||
+ | |amdsev=No | ||
|rvi=No | |rvi=No | ||
|smt=No | |smt=No | ||
|sensemi=No | |sensemi=No | ||
|xfr=No | |xfr=No | ||
+ | }} | ||
+ | |||
+ | == Frequencies == | ||
+ | {{see also|intel/frequency_behavior|l1=Intel's CPU Frequency Behavior}} | ||
+ | {{frequency table | ||
+ | |freq_base=2,200 MHz | ||
+ | |freq_1=3,200 MHz | ||
+ | |freq_2=3,200 MHz | ||
+ | |freq_3=3,000 MHz | ||
+ | |freq_4=3,000 MHz | ||
+ | |freq_5=2,900 MHz | ||
+ | |freq_6=2,900 MHz | ||
+ | |freq_7=2,900 MHz | ||
+ | |freq_8=2,900 MHz | ||
+ | |freq_9=2,700 MHz | ||
+ | |freq_10=2,700 MHz | ||
+ | |freq_11=2,700 MHz | ||
+ | |freq_12=2,700 MHz | ||
+ | |freq_13=2,600 MHz | ||
+ | |freq_14=2,600 MHz | ||
+ | |freq_avx2_base=1,800 MHz | ||
+ | |freq_avx2_1=3,100 MHz | ||
+ | |freq_avx2_2=3,100 MHz | ||
+ | |freq_avx2_3=2,900 MHz | ||
+ | |freq_avx2_4=2,900 MHz | ||
+ | |freq_avx2_5=2,700 MHz | ||
+ | |freq_avx2_6=2,700 MHz | ||
+ | |freq_avx2_7=2,700 MHz | ||
+ | |freq_avx2_8=2,700 MHz | ||
+ | |freq_avx2_9=2,300 MHz | ||
+ | |freq_avx2_10=2,300 MHz | ||
+ | |freq_avx2_11=2,300 MHz | ||
+ | |freq_avx2_12=2,300 MHz | ||
+ | |freq_avx2_13=2,200 MHz | ||
+ | |freq_avx2_14=2,200 MHz | ||
+ | |freq_avx512_base=1,200 MHz | ||
+ | |freq_avx512_1=2,900 MHz | ||
+ | |freq_avx512_2=2,900 MHz | ||
+ | |freq_avx512_3=2,500 MHz | ||
+ | |freq_avx512_4=2,500 MHz | ||
+ | |freq_avx512_5=1,900 MHz | ||
+ | |freq_avx512_6=1,900 MHz | ||
+ | |freq_avx512_7=1,900 MHz | ||
+ | |freq_avx512_8=1,900 MHz | ||
+ | |freq_avx512_9=1,600 MHz | ||
+ | |freq_avx512_10=1,600 MHz | ||
+ | |freq_avx512_11=1,600 MHz | ||
+ | |freq_avx512_12=1,600 MHz | ||
+ | |freq_avx512_13=1,600 MHz | ||
+ | |freq_avx512_14=1,600 MHz | ||
}} | }} |
Revision as of 22:15, 17 July 2017
Template:mpu Xeon Gold 5117 is a 64-bit tetradeca-core x86 multi-socket high performance server microprocessor introduced by Intel in mid-2017. This chip supports up to 4-way multiprocessing. The Gold 5117, which is based on the server configuration of the Skylake microarchitecture and is manufactured on a 14 nm+ process, sports 1 AVX-512 FMA unit as well as three Ultra Path Interconnect links. This microprocessor, which operates at 2 GHz with a TDP of 105 W and a turbo boost frequency of up to 2.3 GHz, supports up 768 GiB of hexa-channel DDR4-2400 ECC memory.
Cache
- Main article: Skylake § Cache
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
Memory controller
Integrated Memory Controller
|
||||||||||||||
|
Expansions
Expansion Options
|
||||||||
|
Features
[Edit/Modify Supported Features]
Frequencies
- See also: Intel's CPU Frequency Behavior
Mode | Base | Turbo Frequency/Active Cores | |||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | ||
Normal | 2,200 MHz | 3,200 MHz | 3,200 MHz | 3,000 MHz | 3,000 MHz | 2,900 MHz | 2,900 MHz | 2,900 MHz | 2,900 MHz | 2,700 MHz | 2,700 MHz | 2,700 MHz | 2,700 MHz | 2,600 MHz | 2,600 MHz |
AVX2 | 1,800 MHz | 3,100 MHz | 3,100 MHz | 2,900 MHz | 2,900 MHz | 2,700 MHz | 2,700 MHz | 2,700 MHz | 2,700 MHz | 2,300 MHz | 2,300 MHz | 2,300 MHz | 2,300 MHz | 2,200 MHz | 2,200 MHz |
AVX512 | 1,200 MHz | 2,900 MHz | 2,900 MHz | 2,500 MHz | 2,500 MHz | 1,900 MHz | 1,900 MHz | 1,900 MHz | 1,900 MHz | 1,600 MHz | 1,600 MHz | 1,600 MHz | 1,600 MHz | 1,600 MHz | 1,600 MHz |
Facts about "Xeon Gold 5117 - Intel"
Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki. | Xeon Gold 5117 - Intel#io + |
has advanced vector extensions | true + |
has advanced vector extensions 2 | true + |
has advanced vector extensions 512 | true + |
has ecc memory support | true + |
has extended page tables support | true + |
has feature | Advanced Vector Extensions +, Advanced Vector Extensions 2 +, Advanced Vector Extensions 512 +, Advanced Encryption Standard Instruction Set Extension +, Hyper-Threading Technology +, Turbo Boost Technology 2.0 +, Enhanced SpeedStep Technology +, Speed Shift Technology +, Trusted Execution Technology +, Intel vPro Technology +, Intel VT-x +, Extended Page Tables + and Transactional Synchronization Extensions + |
has intel enhanced speedstep technology | true + |
has intel speed shift technology | true + |
has intel trusted execution technology | true + |
has intel turbo boost technology 2 0 | true + |
has intel vpro technology | true + |
has intel vt-x technology | true + |
has second level address translation support | true + |
has simultaneous multithreading | true + |
has transactional synchronization extensions | true + |
has x86 advanced encryption standard instruction set extension | true + |
l1$ size | 896 KiB (917,504 B, 0.875 MiB) + |
l1d$ description | 8-way set associative + |
l1d$ size | 448 KiB (458,752 B, 0.438 MiB) + |
l1i$ description | 8-way set associative + |
l1i$ size | 448 KiB (458,752 B, 0.438 MiB) + |
l2$ description | 16-way set associative + |
l2$ size | 14 MiB (14,336 KiB, 14,680,064 B, 0.0137 GiB) + |
l3$ description | 11-way set associative + |
l3$ size | 19.25 MiB (19,712 KiB, 20,185,088 B, 0.0188 GiB) + |
max memory bandwidth | 107.3 GiB/s (109,875.2 MiB/s, 115.212 GB/s, 115,212.498 MB/s, 0.105 TiB/s, 0.115 TB/s) + |
max memory channels | 6 + |
max pcie lanes | 48 + |
supported memory type | DDR4-2400 + |