From WikiChip
Difference between revisions of "vti/vl86cx/vy86c810"
Line 45: | Line 45: | ||
|l1 policy=write-through | |l1 policy=write-through | ||
}} | }} | ||
+ | |||
+ | == Documents == | ||
+ | * [[:File:vlsi arm810-710.pdf|VY86C710A/VY86C710A2/VY86C810 Product Brief]] |
Revision as of 17:28, 1 July 2017
Template:mpu VY86C810 is a 32-bit ARM microprocessor designed by ARM and introduce by VTI in 1996. This processor is based on the ARM8 microarchitecture (ARM810 core) and is manufactured on VLSI's 0.5 µm process and operating at 50 MHz.
Cache
- Main article: ARM8 § Cache
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
||||||||
|
Documents
Facts about "VY86C810 - VTI"
l1$ description | 64-way set associative + |
l1$ size | 8 KiB (8,192 B, 0.00781 MiB) + |