From WikiChip
Difference between revisions of "nvidia/microarchitectures/carmel"
< nvidia

(Created page with "{{nvidia title|Carmel|arch}} {{microarchitecture}}")
 
Line 1: Line 1:
 
{{nvidia title|Carmel|arch}}
 
{{nvidia title|Carmel|arch}}
{{microarchitecture}}
+
{{microarchitecture
 +
|atype=CPU
 +
|name=Carmel
 +
|designer=Nvidia
 +
|manufacturer=TSMC
 +
|introduction=January 7, 2018
 +
|process=12 nm
 +
|cores=8
 +
|type=Superscalar
 +
|oooe=Yes
 +
|speculative=Yes
 +
|renaming=Yes
 +
|stages=10
 +
|isa=ARMv8
 +
|feature=RAS
 +
|l2=2 MiB
 +
|l2 per=cluster
 +
|l3=4 MiB
 +
|l3 per=complex
 +
|predecessor=nvidia/microarchitectures/denver 2
 +
|predecessor link=Denver 2
 +
}}

Revision as of 09:19, 30 August 2018

Edit Values
Carmel µarch
General Info
Arch TypeCPU
DesignerNvidia
ManufacturerTSMC
IntroductionJanuary 7, 2018
Process12 nm
Core Configs8
Pipeline
TypeSuperscalar
OoOEYes
SpeculativeYes
Reg RenamingYes
Stages10
Instructions
ISAARMv8
Cache
L2 Cache2 MiB/cluster
L3 Cache4 MiB/complex
Succession
codenameCarmel +
core count8 +
designerNvidia +
first launchedJanuary 7, 2018 +
full page namenvidia/microarchitectures/carmel +
instance ofmicroarchitecture +
instruction set architectureARMv8 +
manufacturerTSMC +
microarchitecture typeCPU +
nameCarmel +
pipeline stages10 +
process12 nm (0.012 μm, 1.2e-5 mm) +