From WikiChip
Difference between revisions of "esperanto/microarchitectures/et-maxion"
Line 24: | Line 24: | ||
|contemporary link=esperanto/microarchitectures/et-minion | |contemporary link=esperanto/microarchitectures/et-minion | ||
}} | }} | ||
+ | '''ET-Maxion''' is a high-performance [[RISC-V]] microarchitecture designed by [[Esperanto]]. ET-Maxion is also sold as a licensable [[synthesizable]] [[IP core]]. |
Revision as of 20:27, 25 December 2017
Edit Values | |
ET-Maxion µarch | |
General Info | |
Arch Type | CPU |
Designer | Esperanto |
Manufacturer | TSMC |
Introduction | 2018 |
Process | 7 nm |
Pipeline | |
Type | Superscalar, Superpipeline |
OoOE | Yes |
Speculative | Yes |
Reg Renaming | Yes |
Instructions | |
ISA | RV64 |
Extensions | I, M, A, F, D, C |
Succession | |
Contemporary | |
ET-Minion |
ET-Maxion is a high-performance RISC-V microarchitecture designed by Esperanto. ET-Maxion is also sold as a licensable synthesizable IP core.
Facts about "ET-Maxion - Microarchitectures - Esperanto"
codename | ET-Maxion + |
designer | Esperanto + |
first launched | 2018 + |
full page name | esperanto/microarchitectures/et-maxion + |
instance of | microarchitecture + |
instruction set architecture | RV64 + |
manufacturer | TSMC + |
microarchitecture type | CPU + |
name | ET-Maxion + |
process | 7 nm (0.007 μm, 7.0e-6 mm) + |