-
WikiChip
WikiChip
-
Architectures
Popular x86
-
Intel
- Client
- Server
- Big Cores
- Small Cores
-
AMD
Popular ARM
-
ARM
- Server
- Big
- Little
-
Cavium
-
Samsung
-
-
Chips
Popular Families
-
Ampere
-
Apple
-
Cavium
-
HiSilicon
-
MediaTek
-
NXP
-
Qualcomm
-
Renesas
-
Samsung
-
From WikiChip
Difference between revisions of "risc-v/microarchitectures"
< risc-v
(→List of Microarchitectures) |
(→List of Microarchitectures) |
||
Line 15: | Line 15: | ||
|- | |- | ||
| [[Esperanto]] || RV64GC || {{esperanto|ET-Minion|l=arch}}, {{esperanto|ET-Maxion|l=arch}} | | [[Esperanto]] || RV64GC || {{esperanto|ET-Minion|l=arch}}, {{esperanto|ET-Maxion|l=arch}} | ||
+ | |- | ||
+ | | [[Nvidia]] || RV64I || {{nvidia|NV-RISCV|l=arch}} | ||
|} | |} |
Revision as of 11:58, 23 January 2018
RISC-V
Instruction Set Architecture
Instruction Set Architecture
General
Base Variants(base)
Standard Extensions(all)
Topics
- Foundation
- Non-Standard Extensions
- Addressing Modes
- Registers
- Assembly
- Interrupts
- Microarchitectures
Various microarchitectures have been designed for RISC-V by a number of companies. Below is a list of those microarchitectures.
List of Microarchitectures
Designer | ISA | Microarchitectures |
---|---|---|
SiFive | RV32IMAC | E31 |
RV64IMAC | E51 | |
RV64GC | E54-MC | |
Andes | RV32IMAC | N25 |
Esperanto | RV64GC | ET-Minion, ET-Maxion |
Nvidia | RV64I | NV-RISCV |